Statistical modeling of MOS devices for parametric yield prediction

被引:5
|
作者
Liou, JJ [1 ]
Zhang, Q
McMacken, J
Thomson, JR
Stiles, K
Layman, P
机构
[1] Univ Cent Florida, Sch EE & CS, Dept Elect & Comp Engn, Orlando, FL 32816 USA
[2] Huazhong Univ Sci & Technol, Dept Elect Sci & Technol, Wuhan 430074, Peoples R China
[3] Agere Syst, Modeling & Simulat Gr, Orlando, FL USA
关键词
D O I
10.1016/S0026-2714(01)00262-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the manufacturing of VLSI circuits, engineering designs should take into consideration random variations arising from processing, In this paper, statistical modeling of MOS devices is reviewed, and effective and practical models are developed to predict the performance spread (i.e., parametric yield) of MOS devices and circuits due to the process variations. To illustrate their applications, the models are applied to the 0.25 mum CMOS technology, and measured data are included in support of the model calculations. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
下载
收藏
页码:787 / 795
页数:9
相关论文
共 50 条
  • [31] Parametric yield optimization of MOS IC's affected by device mismatch
    Conti, M
    Crippa, P
    Orcioni, S
    Turchetti, C
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 29 (03) : 181 - 199
  • [32] YIELD LOSS MECHANISMS IN MOS-GATED POWER DEVICES
    VENKATRAMAN, P
    BALIGA, BJ
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (04) : 451 - 453
  • [33] Comparison of charge yield in MOS devices for different radiation sources
    Paillet, P
    Schwank, JR
    Shaneyfelt, MR
    Ferlet-Cavrois, V
    Jones, RL
    Flament, O
    Blackmore, EW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 2656 - 2661
  • [34] AN EFFICIENT METHOD FOR PARAMETRIC YIELD OPTIMIZATION OF MOS INTEGRATED-CIRCUITS
    YU, TK
    KANG, SM
    SACKS, J
    WELCH, WJ
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 190 - 193
  • [35] Parametric Yield Optimization of MOS IC's Affected by Device Mismatch
    Massimo Conti
    Paolo Crippa
    Simone Orcioni
    Claudio Turchetti
    Analog Integrated Circuits and Signal Processing, 2001, 29 : 181 - 199
  • [36] A new approach to modeling statistical variations in MOS transistors
    Tulunay, G
    Dundar, G
    Ataman, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 757 - 760
  • [37] Device modeling of statistical dopant fluctuations in MOS transistors
    Stolk, PA
    Widdershoven, FP
    Klaassen, DBM
    SISPAD '97 - 1997 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 1997, : 153 - 156
  • [38] An exploratory study on statistical timing analysis and parametric yield optimization
    Mutlu, Ayhan
    Le, Kelvin J.
    Celik, Mustafa
    Tsien, Dar-sun
    Shyu, Garry
    Yeh, Long-Ching
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 677 - +
  • [39] Parametric yield enhancement of a microresonator using statistical optimization tools
    Delauche, F
    Affour, B
    Dufaza, C
    RELIABILITY, TESTING AND CHARACTERIZATION OF MEMS/MOEMS, 2001, 4558 : 22 - 31
  • [40] Parametric Optimization and Yield Probability Prediction of Package Warpage
    Huang, Shenghua
    Ji, Zhongli
    Liu, Yangming
    Ye, Ning
    Takiar, Hem
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 243 - 248