Modeling and Analysis of High-Speed I/O Links

被引:57
|
作者
Balamurugan, Ganesh [1 ]
Casper, Bryan [1 ]
Jaussi, James E. [1 ]
Mansuri, Mozhgan [1 ]
O'Mahony, Frank [1 ]
Kennedy, Joseph [1 ]
机构
[1] Intel Corp, Microprocessor Technol Labs, Hillsboro, OR 97124 USA
来源
关键词
High-speed I/O; I/O power optimization; link analysis tools; signaling analysis; statistical signaling analysis; CLOCK; EQUALIZATION; RECOVERY; DESIGN; JITTER;
D O I
10.1109/TADVP.2008.2011366
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Improvements in signaling methods, circuits and process technology have allowed input/output (I/O) data rates to scale beyond 10 Gb/s over several legacy channels. In this regime, it is critical to accurately model and comprehend channel/circuit nonidealities in order to co-optimize the link architecture, circuits, and interconnect. Empirical and worst-case analysis methods used at lower rates are inadequate to account for several deterministic and random noise sources present in I/O links today. In this paper, we review models and methods for statistical signaling analysis of high-speed links, and also propose a new way to integrate behavioral modeling approaches with analytical methods. A computationally efficient segment-based analysis method is shown to accurately capture the effect of transmit jitter and its interaction with the channel. In addition, a new jitter interpretation approach is proposed to enable the analysis of arbitrary I/O clocking topologies. We also present some examples to illustrate the practical utility of these analysis methods in the realm of high-speed I/O design.
引用
收藏
页码:237 / 247
页数:11
相关论文
共 50 条
  • [1] Modeling and analysis of high-speed links
    Stojanovic, V
    Horowitz, M
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 589 - 594
  • [2] Modeling and Analysis of Nonlinear High-Speed Links
    Chu, Xiuqin
    Wang, Wenwu
    Wang, Jun
    Li, Yushan
    Wu, Hank
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL AND POWER INTEGRITY (EMC+SIPI), 2019, : 475 - 480
  • [3] High-Speed Wireline Links - Part I: Modeling
    Shakiba, Hossein
    Tonietto, Davide
    Sheikholeslami, Ali
    [J]. IEEE Open Journal of the Solid-State Circuits Society, 2024, 4 : 97 - 109
  • [4] Model Predictive Control Equalization for High-Speed I/O Links
    Suleiman, Amr
    Sredojevic, Ranko
    Stojanovic, Vladimir
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (02) : 371 - 381
  • [5] Modeling and Analyzing the Performance of High-Speed Packet I/O
    Xuesong Li
    Fengyuan Ren
    Bailong Yang
    [J]. Tsinghua Science and Technology, 2021, 26 (04) : 426 - 439
  • [6] Modeling and Analyzing the Performance of High-Speed Packet I/O
    Li, Xuesong
    Ren, Fengyuan
    Yang, Bailong
    [J]. TSINGHUA SCIENCE AND TECHNOLOGY, 2021, 26 (04) : 426 - 439
  • [7] Challenges in Post-Silicon Validation of High-Speed I/O Links
    Gu, Chenjie
    [J]. 2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 547 - 550
  • [8] Power analysis for high-speed I/O transmitters
    Hatamkhani, H
    Yang, CKK
    [J]. 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 142 - 145
  • [9] Polynomial Chaos modeling for jitter estimation in high-speed links
    Dolatsara, Majid Ahadi
    Yu, Huan
    Hejase, Jose Ale
    Becker, Wiren Dale
    Swaminathan, Madhavan
    [J]. 2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [10] Impact of DFE Error Propagation on FEC-Based High-Speed I/O Links
    Narasimha, Rajan
    Warke, Nirmal
    Shanbhag, Naresh
    [J]. GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 5836 - +