Improved design debugging architecture using low power serial communication protocols for signal processing applications

被引:6
|
作者
Murali, A. [1 ]
Kakarla, Hari Kishore [1 ]
Anitha Priyadarshini, G. M. [2 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept ECE, Guntur, Andhra Pradesh, India
[2] Sri Venkateswara Coll Engn & Technol, Dept ECE, Chittoor, AP, India
关键词
Field programmable gate array; FIR filter; SPI; UART; FSM controller; Reconfigurable buffers; FPGA; SYSTEM;
D O I
10.1007/s10772-020-09784-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Now-a-days FPGA designers are facing the problem of unprecedented challenges in debugging their designs. In the past, designers debugged their FPGAs by plugging them onto a board and then analyzing them with probes and logic analyzers. But right now the vendors of FPGA are offering tools that make it somewhat easier to probe internal design signals inside the FPGA, Once unexpected behavior is observed, on-chip debug is notoriously difficult; typically a design is instrumented with on-chip trace buffers that record the run-time behavior for later interrogation. Based on the demand for verification leads to an increase in FPGA-based tools that improves the performance of the architecture. The low power communication protocols can run at much higher operating frequencies with less area.FPGAs provide a promising implementation option for many DSP applications particularly in speech signal processing devices such as data converters, digital filters, etc. This work improves the performance of current debugging techniques and makes them more reliable. This work proposes a novel design debugging architecture based on implementation of reconfigurable insertion technique with the help of low power communication protocols used in the FIR filter to debug the entire architecture with less area. If there is any possibility of bug occurs in the UART protocol then the data is transferred through SPI protocol. SPI protocol worked in the operating frequency of 330.12 MHz. According to the power consumption, the UART protocol consumes 0.0135W which is far better than other protocols like SPI, I2C etc. Moreover, the area overhead is reduced. This is achieved by implementing the extra instrumentation. The design debugging architecture is developed using Verilog HDL and implemented on FPGA with the help of Xilinx ISE tool.
引用
收藏
页码:291 / 302
页数:12
相关论文
共 50 条
  • [31] Processing time saving in low power voice coding applications using synchronous reconfigurable co-processing architecture
    Carta, SM
    Raffo, L
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 529 - 532
  • [32] Design and Evaluation of a Low Power CGRA Accelerator for Biomedical Signal Processing
    Avelar, Helder H.
    Ferreira, Joao Canas
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 488 - 491
  • [33] Low power signal processing architectures using residue arithmetic
    Bhardwaj, M
    Balaram, A
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3017 - 3020
  • [34] Design of a Low Power 64 Point FFT Architecture for WLAN Applications
    Kala, S.
    Nalesh, S.
    Nandy, S. K.
    Narayan, Ranjani
    2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [35] An Improved PV to Isolated Port Differential Power Processing Architecture for Solar PV Applications
    Rouf, Aqsa
    Nag, Soumya Shubhra
    2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 130 - 136
  • [36] Design of Low Power FPGA Architecture of Image Unit for Space Applications
    Taher, Fatma
    Zaki, Amal
    Elsimary, Hamed
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 245 - 248
  • [37] Design and Analysis of Multiple Port Memory Architecture for Low Power Applications
    Subhashini, T.
    Kamaraju, M.
    Babulu, K.
    2018 CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2018, : 210 - 214
  • [38] A novel reconfigurable architecture of low-power unsigned multiplier for digital signal processing
    Quan, S
    Qiang, Q
    Wey, CL
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3327 - 3330
  • [39] Design of Asynchronous SAR ADC for Low Power Mixed Signal Applications
    Verma, Deeksha
    Kang, Hye Yeong
    Shehzad, Khuram
    Rehman, Muhammad Riaz Ur
    Lee, Kang-Yoon
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 222 - 223
  • [40] Data processing system with self-reconfigurable architecture, for low cost, low power applications
    Lorenz, MG
    Mengibar, L
    Entrena, L
    Sánchez-Reillo, R
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 220 - 229