Improved design debugging architecture using low power serial communication protocols for signal processing applications

被引:6
|
作者
Murali, A. [1 ]
Kakarla, Hari Kishore [1 ]
Anitha Priyadarshini, G. M. [2 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept ECE, Guntur, Andhra Pradesh, India
[2] Sri Venkateswara Coll Engn & Technol, Dept ECE, Chittoor, AP, India
关键词
Field programmable gate array; FIR filter; SPI; UART; FSM controller; Reconfigurable buffers; FPGA; SYSTEM;
D O I
10.1007/s10772-020-09784-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Now-a-days FPGA designers are facing the problem of unprecedented challenges in debugging their designs. In the past, designers debugged their FPGAs by plugging them onto a board and then analyzing them with probes and logic analyzers. But right now the vendors of FPGA are offering tools that make it somewhat easier to probe internal design signals inside the FPGA, Once unexpected behavior is observed, on-chip debug is notoriously difficult; typically a design is instrumented with on-chip trace buffers that record the run-time behavior for later interrogation. Based on the demand for verification leads to an increase in FPGA-based tools that improves the performance of the architecture. The low power communication protocols can run at much higher operating frequencies with less area.FPGAs provide a promising implementation option for many DSP applications particularly in speech signal processing devices such as data converters, digital filters, etc. This work improves the performance of current debugging techniques and makes them more reliable. This work proposes a novel design debugging architecture based on implementation of reconfigurable insertion technique with the help of low power communication protocols used in the FIR filter to debug the entire architecture with less area. If there is any possibility of bug occurs in the UART protocol then the data is transferred through SPI protocol. SPI protocol worked in the operating frequency of 330.12 MHz. According to the power consumption, the UART protocol consumes 0.0135W which is far better than other protocols like SPI, I2C etc. Moreover, the area overhead is reduced. This is achieved by implementing the extra instrumentation. The design debugging architecture is developed using Verilog HDL and implemented on FPGA with the help of Xilinx ISE tool.
引用
收藏
页码:291 / 302
页数:12
相关论文
共 50 条
  • [1] Improved design debugging architecture using low power serial communication protocols for signal processing applications
    A. Murali
    Hari Kishore Kakarla
    G. M. Anitha Priyadarshini
    International Journal of Speech Technology, 2021, 24 : 291 - 302
  • [2] Low Power Decimator Design Using Bit-Serial Architecture for Biomedical Applications
    Scholfield, Kristin
    Chen, Tom
    INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, : 1185 - 1189
  • [3] CORDIC on a Configurable Serial Architecture for Biomedical Signal Processing Applications
    Jain, Nupur
    Mishra, Biswajit
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [4] Low power adders using asynchronous pipelined modified low voltage MCML for signal processing and communication applications
    Kalavathidevi, T.
    Devi, K. S. Renuka
    Umadevi, S.
    Sakthivel, P.
    Ko, Seokbum
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (02) : 343 - 353
  • [5] Low power adders using  asynchronous pipelined modified low voltage MCML for signal processing and communication applications
    T. KalavathiDevi
    K. S. Renuka Devi
    S. Umadevi
    P. Sakthivel
    Seokbum Ko
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 343 - 353
  • [6] A heterogeneous multiprocessor architecture for low-power audio signal processing applications
    Paker, Ö
    Sparso, J
    Haandbæk, N
    Isager, M
    Nielsen, LS
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 47 - 53
  • [7] Low-power signal processing system design for wireless applications
    Meng, TH
    Hung, AC
    Tsern, EK
    Gordon, BM
    IEEE PERSONAL COMMUNICATIONS, 1998, 5 (03): : 20 - 31
  • [8] A low-power design technique for digital signal processing applications
    Varga, L
    Hosszu, G
    Kovács, F
    MELECON 2000: INFORMATION TECHNOLOGY AND ELECTROTECHNOLOGY FOR THE MEDITERRANEAN COUNTRIES, VOLS 1-3, PROCEEDINGS, 2000, : 827 - 830
  • [9] RF low power subsampling architecture for wireless communication applications
    Meng, Fanzhen
    Liu, Hong
    Wang, Mingliang
    Zhang, Xiaolin
    Tian, Tong
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2016,
  • [10] RF low power subsampling architecture for wireless communication applications
    Fanzhen Meng
    Hong Liu
    Mingliang Wang
    Xiaolin Zhang
    Tong Tian
    EURASIP Journal on Wireless Communications and Networking, 2016