Research for radiation-hardened high-voltage SOI LDMOS

被引:3
|
作者
Li, Yanfei [1 ]
Zhu, Shaoli [1 ]
Wu, Jianwei [1 ]
Hong, Genshen [1 ]
Xu, Zheng [1 ]
机构
[1] China Elect Technol Grp Corp, Res Inst 58, Wuxi 214035, Jiangsu, Peoples R China
关键词
radiation-hardened; RGS; total ion dose; threshold voltage shift;
D O I
10.1088/1674-4926/40/5/052401
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
Based on the silicon-on-insulator (SOI) technology and radiation-hardened silicon gate (RSG) process, a radiation-hardened high-voltage lateral double-diffused MOSFET (LDMOS) device is presented in this paper. With the gate supply voltage of 30 V, the LDMOS device has a gate oxide thickness of 120 nm, and the RSG process is effective in reducing the total ionizing dose (TID) radiation-induced threshold voltage shift. The p-type ion implantation process and gate-enclosed layout topology are used to prevent radiation-induced leakage current through a parasitic path under the bird's beak and at the deep trench corner, and the device is compatible with high-voltage SOI CMOS process. In the proposed LDMOS, the total ionizing dose radiation degradation for the ON bias is more sensitive than the OFF bias. The experiment results show that the SOI LDMOS has a negative threshold voltage shift of 1.12 V, breakdown voltage of 135 V, and off-state leakage current of 0.92 pA/mu m at an accumulated dose level of 100 krad (Si).
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Modelling of high-voltage SOI-LDMOS transistors including self-heating
    Aarts, ACT
    Swanenberg, MJ
    Kloosterman, WJ
    SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2001, 2001, : 246 - 249
  • [22] Highly Heat-Dissipating and High-voltage SOI-LDMOS Power Device
    Yang, Xiaoming
    Cai, Yu
    Li, Tianqian
    ADVANCES IN POWER AND ELECTRICAL ENGINEERING, PTS 1 AND 2, 2013, 614-615 : 1574 - +
  • [23] RADIATION-HARDENED JFET DEVICES AND CMOS CIRCUITS FABRICATED IN SOI FILMS
    TSAUR, BY
    SFERRINO, VJ
    CHOI, HK
    CHEN, CK
    MOUNTAIN, RW
    SCHOTT, JT
    SHEDD, WM
    LAPIERRE, DC
    BLANCHARD, R
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1986, 33 (06) : 1372 - 1376
  • [24] Novel SOI-Specific Circuit Form High-Speed Radiation-Hardened Memories
    Haraszti, T. P.
    Pancholy, R.
    Choma, J.
    Schober, R.
    Hunt, K.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 133 - +
  • [25] Novel 700 V high-voltage SOI LDMOS structure with folded drift region
    李琦
    李海鸥
    翟江辉
    唐宁
    Journal of Semiconductors, 2015, (02) : 91 - 95
  • [26] High-Voltage SOI Deep Trench LDMOS with Quasi Vertical Super Junction Structure
    Zhang, Jinping
    Zou, Hua
    Zhao, Qian
    Wang, Kang
    Li, Zehong
    Li, Zhaoji
    Zhang, Bo
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 332 - 334
  • [27] 3-D analytical model of the high-voltage interconnection effect for SOI LDMOS
    Du, Ling
    Guo, Yu-Feng
    Zhang, Jun
    Yao, Jia-Fei
    Liu, Jian-Hua
    Huang, Chen-Yang
    Li, Man
    SUPERLATTICES AND MICROSTRUCTURES, 2021, 160
  • [28] Novel 700 V high-voltage SOI LDMOS structure with folded drift region
    李琦
    李海鸥
    翟江辉
    唐宁
    Journal of Semiconductors, 2015, 36 (02) : 91 - 95
  • [29] A Radiation Hardened, High-Voltage, High-Precision Analog Family
    Newman, W. H.
    van Vonno, N. W.
    Mansilla, O.
    Pearce, L. G.
    Thomson, E. J.
    2017 IEEE RADIATION EFFECTS DATA WORKSHOP (REDW), 2017, : 261 - 265
  • [30] Radiation-hardened processor
    Bokulich, F
    AEROSPACE ENGINEERING, 2001, 21 (08) : 41 - 41