Energy efficient cluster co-processors

被引:0
|
作者
Ibrahim, A [1 ]
Parker, M [1 ]
Davis, A [1 ]
机构
[1] Univ Utah, Sch Comp, Salt Lake City, UT 84112 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
New 3G wireless algorithms require more performance than can be currently provided by embedded processors. ASICs provide the necessary performance but are costly to design and sacrifice generality. This paper introduces a clustered VLIW coprocessor approach that organizes the execution and storage resources differently than a traditional general-purpose processor or DSP. The execution units of the coprocessor are clustered and embedded in a rich set of communication resources. Fine grain control of these resources is imposed by a wide-word horizontal micro-code program. The advantages of this approach are quantified on a suite of six algorithms that are taken from both traditional DSP applications and from the new 3G cellular telephony domain. The result is surprising. The execution clusters retain much of the generality of a conventional processor while simultaneously improving performance by one to two orders of magnitude and by reducing energy-delay by three to four orders of magnitude when compared to a conventional embedded processor such as the Intel XScale.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [31] Evaluation of Energy-Efficient Cluster Server using Embedded Processors
    Kato, Jun
    Fujita, Hajime
    Ishikawa, Yutaka
    [J]. FIRST INTERNATIONAL WORKSHOP ON SOFTWARE TECHNOLOGIES FOR FUTURE DEPENDABLE DISTRIBUTED SYSTEMS, PROCEEDINGS, 2009, : 106 - 111
  • [32] AEx: Automated High-Level Synthesis of Compiler Programmable Co-Processors
    Hirvonen, Alex
    Leppanen, Topi
    Hepola, Kari
    Multanen, Joonas
    Hoozemans, Joost
    Jaaskelainen, Pekka
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (09): : 1051 - 1065
  • [33] AEx: Automated High-Level Synthesis of Compiler Programmable Co-Processors
    Alex Hirvonen
    Topi Leppänen
    Kari Hepola
    Joonas Multanen
    Joost Hoozemans
    Pekka Jääskeläinen
    [J]. Journal of Signal Processing Systems, 2023, 95 : 1051 - 1065
  • [34] Evalulation of parallel efficiency for NONMEM, using multi-core processors and Intel Xeon Phi Co-processors
    Jang, Dooyeon
    Han, Seunghoon
    Kim, Min-gul
    Yim, Dong-seok
    [J]. JOURNAL OF PHARMACOKINETICS AND PHARMACODYNAMICS, 2016, 43 : S53 - S53
  • [35] Efficient utilization of multi-core processors and many-core co-processors on supercomputer beacon for scalable geocomputation and geo-simulation over big earth data
    Lai, Chenggang
    Shi, Xuan
    Huang, Miaoqing
    [J]. BIG EARTH DATA, 2018, 2 (01) : 65 - 85
  • [36] Neural co-processors for restoring brain function: results from a cortical model of grasping
    Bryan, Matthew J.
    Jiang, Linxing Preston
    Rao, Rajesh P. N.
    [J]. JOURNAL OF NEURAL ENGINEERING, 2023, 20 (03)
  • [37] Towards Reliable and Secure Post-Quantum Co-Processors based on RISC-V
    Fritzmann, Tim
    Sharif, Uzair
    Mueller-Gritschneder, Daniel
    Reinbrechtt, Cezar
    Schlichtmann, Ulf
    Sepulveda, Johanna
    [J]. 2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1148 - 1153
  • [38] Changing CPU frequency in CoMD proxy application offloaded to intel xeon phi co-processors
    20153401191867
    [J]. (1) Old Dominion University, Norfolk; VA, United States, (Elsevier B.V., Netherlands):
  • [39] Implementing legacy-C algorithms in FPGA co-processors for performance accelerated smart payloads
    Pingree, Paula J.
    Scharenbroich, Lucas J.
    Werne, Thomas A.
    Hartzell, Christine
    [J]. 2008 IEEE AEROSPACE CONFERENCE, VOLS 1-9, 2008, : 2822 - +
  • [40] A Methodology for Power Aware High-Level Synthesis of Co-Processors from Software Algorithms
    Ahuja, Sumit
    Zhang, Wei
    Lakshminarayana, Avinash
    Shukla, Sandeep K.
    [J]. 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 282 - +