Energy efficient cluster co-processors

被引:0
|
作者
Ibrahim, A [1 ]
Parker, M [1 ]
Davis, A [1 ]
机构
[1] Univ Utah, Sch Comp, Salt Lake City, UT 84112 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
New 3G wireless algorithms require more performance than can be currently provided by embedded processors. ASICs provide the necessary performance but are costly to design and sacrifice generality. This paper introduces a clustered VLIW coprocessor approach that organizes the execution and storage resources differently than a traditional general-purpose processor or DSP. The execution units of the coprocessor are clustered and embedded in a rich set of communication resources. Fine grain control of these resources is imposed by a wide-word horizontal micro-code program. The advantages of this approach are quantified on a suite of six algorithms that are taken from both traditional DSP applications and from the new 3G cellular telephony domain. The result is surprising. The execution clusters retain much of the generality of a conventional processor while simultaneously improving performance by one to two orders of magnitude and by reducing energy-delay by three to four orders of magnitude when compared to a conventional embedded processor such as the Intel XScale.
引用
收藏
页码:5 / 8
页数:4
相关论文
共 50 条
  • [1] Efficient Pathfinding Co-processors for FPGAs
    Nery, Alexandre S.
    Sena, Alexandre C.
    Guedes, Leandro S.
    [J]. 2017 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING WORKSHOPS (SBAC-PADW), 2017, : 97 - 102
  • [2] ADDING POWER WITH CO-PROCESSORS
    GABEL, D
    [J]. PERSONAL COMPUTING, 1984, 8 (12): : 109 - &
  • [3] Distributed Genetic Algorithm on Cluster of Intel Xeon Phi Co-processors
    Nguyen Quang-Hung
    Anh-Tu Ngoc Tran
    Nam Thoai
    [J]. FUTURE DATA AND SECURITY ENGINEERING, FDSE 2018, 2018, 11251 : 463 - 470
  • [4] Unified Power and Energy Measurement API for HPC Co-processors
    Chadha, Mohak
    Srivastava, Abhishek
    Sarkar, Santonu
    [J]. 2016 IEEE 35TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2016,
  • [5] CO-PROCESSORS FOR DEPARTMENTAL ADMINISTRATIVE TASKS
    SPITZER, VM
    PATTERSON, SB
    [J]. JOURNAL OF NUCLEAR MEDICINE, 1985, 26 (01) : 108 - 108
  • [6] Exploiting the capabilities of communications co-processors
    Schauser, KE
    Scheiman, CJ
    Ferguson, JM
    Kolano, PZ
    [J]. 10TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM - PROCEEDINGS OF IPPS '96, 1996, : 109 - 115
  • [7] CO-PROCESSORS - MIXING APPLES AND ORANGES
    BONNER, P
    [J]. PERSONAL COMPUTING, 1984, 8 (02): : 140 - &
  • [8] Performance and Energy Evaluation of CoMD on Intel Xeon Phi Co-processors
    Lawson, Gary
    Sosonkina, Masha
    Shen, Yuzhong
    [J]. 2014 HARDWARE-SOFTWARE CO-DESIGN FOR HIGH PERFORMANCE COMPUTING (CO-HPC), 2014, : 49 - 54
  • [9] Extending the POWER Architecture with Transprecision Co-Processors
    Giefers, Heiner
    Diamantopoulos, Dionysios
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [10] Challenges in Designing Trustworthy Cryptographic Co-Processors
    Chaves, Ricardo
    Di Natale, Giorgio
    Batina, Lejla
    Bhasin, Shivam
    Ege, Baris
    Fournaris, Apostolos
    Mentens, Nele
    Picek, Stjepan
    Regazzoni, Francesco
    Rozic, Vladimir
    Sklavos, Nicolas
    Yang, Bohan
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2009 - 2012