A Novel Low Power Hybrid Flipflop using Sleepy Stack Inverter Pair

被引:0
|
作者
Evangelene, Helga [1 ]
Sarma, Rajkumar [2 ]
机构
[1] Lovely Profess Univ, Dept ECE, Jalandhar, India
[2] Lovely Profess Univ, Sch Elect, VLSI Domain, Jalandhar, India
关键词
Flip flops; leakage power; low power; leakage reduction;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a low power hybrid flip flop using sleepy stack inverter pair for retaining the logic level till the end of evaluation and pre-charge phase of the flip flop. The sleepy stack inverter pairs are efficient in leakage power reduction and overall power dissipation as the technology scales down to 90nm and below. The performance of the proposed flip flop was compared with the conventional dual dynamic node pulsed hybrid flip flop (DDFF) which uses conventional static CMOS inverter pairs in cadence virtuoso 90nm tool. It shows 20% reduction in total power consumed with 89% reduction in leakage power at its output node. T flip flop, SR flip flop and JK flip flop were designed using this proposed D flip flop and its performance was compared with flip flops designed using DDFF. As the proposed flip flops have improved performance in terms of leakage power, total power and power delay product at high speed, it can be widely used in high performance applications.
引用
收藏
页码:877 / 881
页数:5
相关论文
共 50 条
  • [1] Design of a Low Power CMOS Inverter with the VBB Stack Approach
    Khmailia, Samah
    Rouabeh, Jilani
    Mami, Abdelkader
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2022, 12 (04) : 8891 - 8895
  • [2] Sleepy CMOS-Sleepy Stack (SC-SS): A Novel High Speed, Area and Power Efficient Technique for VLSI Circuit Design
    Sharma, Anjali
    Sohal, Harsh
    Kaur, Harsimran Jit
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [3] Novel Multievel Hybrid Inverter Topology with Power Scalability
    Gurpinar, Emre
    Castellazzi, Alberto
    PROCEEDINGS OF THE IECON 2016 - 42ND ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2016, : 6516 - 6521
  • [4] A Novel Sleepy Stack 6-T SRAM Cell Design for Reducing Leakage Power in Submicron Technologies
    Narayan, S. Lakshmi
    Korah, Reeba
    Kumar, N. Krishna
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 753 - 757
  • [5] A novel low power and highly efficient inverter design
    Sharma S.
    Devasia R.
    Sharma G.
    International Journal of Information Technology, 2020, 12 (4) : 1111 - 1116
  • [6] Multilevel hybrid cascade-stack inverter with substantial reduction in switches number and power losses
    Toopchi Khosroshahi, Mandi
    Ajami, Ali
    Mokhberdoran, Ata Ollah
    Jannati Oskuee, Mohammadreza
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2015, 23 (04) : 987 - 1000
  • [7] Novel Symmetric Hybrid Multilevel Inverter with Reduced Switch Count and Low Blocked Voltage by Power Transistors
    Hamidi, Mohammad
    Hamzeh, Mohsen
    2023 14TH POWER ELECTRONICS, DRIVE SYSTEMS, AND TECHNOLOGIES CONFERENCE, PEDSTC, 2023,
  • [9] Power Quality Conditioning Using Hybrid Multilevel Inverter as UPQC
    Velmurugan, V.
    Chellammal, N.
    Abirami, R.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 43 - 48
  • [10] A Novel Single-Stage Solar Inverter using Hybrid Active Filter with Power Quality Improvement
    Mariappan, B.
    Fernandes, B. G.
    Ramamoorty, M.
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 5443 - 5449