A Thermal-Driven Test Application Scheme for Pre-Bond and Post-Bond Scan Testing of Three-Dimensional ICs

被引:8
|
作者
Xiang, Dong [1 ]
Shen, Kele [2 ]
机构
[1] Tsinghua Univ, Sch Software, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
基金
美国国家科学基金会;
关键词
Hotspot; thermal-driven test application; temperature; three-dimensional ICs; test ordering; TREE DESIGN; ARCHITECTURE; OPTIMIZATION; CHALLENGES; REDUCTION; COST;
D O I
10.1145/2564922
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The three-dimensional (3-D) technology offers a new solution to the increasing density of integrated circuits (ICs). In this work, we propose novel scan architectures for 3-D IC pre-bond and post-bond testing by considering the interconnection overhead of through-silicon-vias (TSVs). Since hotspots in 3-D ICs often cause performance and reliability issues, we also develop different test ordering schemes for prebond and postbond testing to avoid applying test vectors that could worsen the temperature distribution. Experimental results show that the peak temperature can be lowered by 20% with the 3-D scan tree architecture. When combined with the test ordering scheme, the 3-D scan tree can further reduce peak temperature by over 30%.
引用
收藏
页数:19
相关论文
共 9 条
  • [1] Pre-bond and Post-bond Testing of TSVs and Die-to-Die Interconnects
    Huang, Shi-Yu
    [J]. 2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 80 - 85
  • [2] Designing 3D Test Wrappers for Pre-bond and Post-bond Test of 3D Embedded Cores
    Lewis, Dean L.
    Panth, Shreepad
    Zhao, Xin
    Lim, Sung Kyu
    Lee, Hsien-Hsin S.
    [J]. 2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 90 - 95
  • [3] Test Architecture Optimization for Post-bond Test and Pre-bond Tests of 3D SoCs Using TAM Reuse
    Roy, Surajit Kumar
    Giri, Chandan
    [J]. IETE JOURNAL OF RESEARCH, 2023, 69 (03) : 1475 - 1485
  • [4] A Compressive-sensing based Testing Vehicle for 3D TSV Pre-bond and Post-bond Testing Data
    Huang, Hantao
    Yu, Hao
    Zhuo, Cheng
    Ren, Fengbo
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 19 - 25
  • [5] Unified 3D Test Architecture for Variable Test Data Bandwidth Across Pre-Bond, Partial Stack, and Post-Bond Test
    Lee, Yu-Wei
    Touba, Nur A.
    [J]. PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 184 - 189
  • [6] Scan-Based Testing of Post-Bond Silicon Interposer Interconnects in 2.5-D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Eklow, Bill
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (09) : 1410 - 1423
  • [7] Scan Chain and Power Delivery Network Synthesis for Pre-Bond Test of 3D ICs
    Panth, Shreepad
    Lim, Sung Kyu
    [J]. 2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 26 - 31
  • [8] A Built-In Self-Test Scheme for the Post-Bond Test of TSVs in 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    [J]. 2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 20 - 25
  • [9] Pre-Bond and Post-Bond Test and Signal Recovery Structure to Characterize and Repair TSV Defect Induced Signal Degradation in 3-D System
    Cho, Minki
    Liu, Chang
    Kim, Dae Hyun
    Lim, Sung Kyu
    Mukhopadhyay, Saibal
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (11): : 1718 - 1727