Drop Impact Reliability Analysis of 3-D Chip-on-Chip Packaging: Numerical Modeling and Experimental Validation

被引:24
|
作者
Cheng, Hsien-Chie [1 ]
Cheng, Hsin-Kai [2 ]
Lu, Su-Tsai [3 ]
Juang, Jing-Ye [3 ]
Chen, Wen-Hwa [2 ]
机构
[1] Feng Chia Univ, Dept Aerosp & Syst Engn, Taichung 407, Taiwan
[2] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 300, Taiwan
[3] Ind Technol Res Inst, Elect & Optoelect Res Labs, Hsinchu 300, Taiwan
关键词
Drop test; interconnect reliability; Johnson-Cook (J-C) constitutive model; simplified Darveaux model; structural damping; 3-D chip-on-chip (CoC) package; PERFORMANCE;
D O I
10.1109/TDMR.2013.2261735
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper aims at investigating the drop impact solder interconnect reliability of an advanced ultra-fine-pitch 3-D integrated circuit chip stacking packaging in accordance with JEDEC board-level test specification through finite-element (FE) simulation and experimental testing. To characterize the transient dynamic responses of the package, ANSYS/LS-DYNA incorporated with the Input-G method is applied. To well simulate the mechanical behaviors of the solder interconnects, a strain-rate-dependent elastoplastic Johnson-Cook constitutive model for the Sn3.5Ag solder is applied. In addition, an inverse calculation is carried out to identify the overall structural damping of the dynamic system. Furthermore, a JEDEC-compliant drop tester is used to conduct the drop test, where failure analysis is performed using an optical microscope. Moreover, a simplified Darveaux fatigue life prediction model is constructed based on the calculated strain energy densities at different JEDEC test conditions together with the corresponding drop test data. To demonstrate the validity of the developed fatigue life prediction model, a confirmatory experiment is performed. Finally, parametric FE study incorporated with experimental design is performed to seek a design guideline for enhanced solder interconnect reliability under drop impact. Both the experimental and simulation data reveal that underfill can greatly enhance the drop impact reliability of the solder interconnects. In addition, the cornered interconnects and even package in a one-component configuration would fail earlier than the central ones, with a cohesive fracture in the Sn3.5Ag solder rather than the intermetallic compound (IMC) and its interface. Besides, an increasing IMC thickness reduces the drop impact solder interconnect reliability while enhancing the thermal cycling one.
引用
收藏
页码:499 / 511
页数:13
相关论文
共 50 条
  • [1] Interconnect Reliability Characterization of a High-Density 3-D Chip-on-Chip Interconnect Technology
    Cheng, Hsien-Chie
    Tsai, Yu-Min
    Lu, Su-Tsai
    Chen, Wen-Hwa
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (12): : 2037 - 2047
  • [2] Characteristics of Cracking Failure in Microbump Joints for 3D Chip-on-Chip Interconnections under Drop Impact
    Liu, Zhen
    Fang, Mingang
    Shi, Lei
    Gu, Yu
    Chen, Zhuo
    Zhu, Whenhui
    [J]. MICROMACHINES, 2022, 13 (02)
  • [3] Development of Chip-on-Chip with Face to Face Technology as a Low Cost Alternative for 3D Packaging
    Sutanto, J.
    Kang, D. H.
    Ma, S. Y.
    Yoon, J. H.
    Oh, K. S.
    Oh, Michael
    Park, K. R.
    Lanzone, R.
    Huemoeller, R.
    [J]. 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 955 - 965
  • [4] Inductance Modeling of Interconnections in 3-D Stacked-Chip Packaging
    Qu, Chenbing
    Liu, Yang
    Liu, Xiaoxian
    Zhu, Zhangming
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (04) : 281 - 283
  • [5] Optimization for chip stack in 3-D packaging
    Hara, K
    Kurashima, Y
    Hashimoto, N
    Matsui, K
    Matsuo, Y
    Miyazawa, I
    Kobayashi, T
    Yokoyama, Y
    Fukazawa, M
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 367 - 376
  • [6] Implementation and Switching Behavior of a PCB-DBC IGBT Module Based on the Power Chip-on-Chip 3-D Concept
    Marchesini, Jean-Louis
    Jeannin, Pierre-Olivier
    Avenas, Yvan
    Delaine, Johan
    Buttay, Cyril
    Riva, Raphael
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2017, 53 (01) : 362 - 370
  • [7] Experimental and Numerical Investigations on Solder Reliability for Flip-Chip BGA Packaging
    Chen, Ching-, I
    Lee, Cheng-Chung
    Ni, Ching-Yu
    [J]. IEEE/SOLI'2008: PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON SERVICE OPERATIONS AND LOGISTICS, AND INFORMATICS, VOLS 1 AND 2, 2008, : 2756 - +
  • [8] Finite element analysis of solder joint reliability of 3D packaging chip
    Sun, Lei
    Zhang, Yi
    Chen, Minghe
    Zhang, Liang
    Miao, Naiming
    [J]. Hanjie Xuebao/Transactions of the China Welding Institution, 2021, 42 (01): : 49 - 53
  • [9] Chip/Package Mechanical Stress Impact on 3-D IC Reliability and Mobility Variations
    Jung, Moongon
    Pan, David Z.
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) : 1694 - 1707
  • [10] Reliability of Cu pillar bump for flip chip and 3-D SiP
    Kim, Byoung-Joon
    Lim, Gi-Tae
    Kim, Jaedong
    Lee, Kiwook
    Park, Young-Bae
    Joo, Young-Chang
    [J]. IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 111 - +