Universal architectures for Reed-Solomon error-and-erasure decoder

被引:4
|
作者
Chang, Fu-Ke [1 ]
Lin, Chien-Ching [1 ]
Chang, Hsie-Chia [1 ]
Lee, Chen-Yi [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
10.1109/ASSCC.2005.251707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the universal architecture for Reed Solomon (RS) error-and-erasure decoder that can accommodate any codeword with different code parameters and finite field definitions. In comparison with other reconfigurable RS decoders, the proposed design, based on the Montgomery multiplication algorithm, can support various finite field degrees, different primitive polynomials, and erasure decoding functions. In addition, the decoder features an on-the-fly finite field inversion table for high speed error evaluation. The area efficient design approach is also presented Implemented with 1.2V 0.13 mu m 1P8M technology, this decoder, correcting up to 16 errors, can operate at 300MHz and reach a 2.4Gb/s data rate. The total gate count is about 54K and the core size is 0.36mm(2). The average power consumption is 20.2m W.
引用
下载
收藏
页码:229 / 232
页数:4
相关论文
共 50 条
  • [41] On error distance of Reed-Solomon codes
    YuJuan Li
    DaQing Wan
    Science in China Series A: Mathematics, 2008, 51 : 1982 - 1988
  • [42] A METHOD OF ANALYSIS FOR INTERLEAVED REED-SOLOMON CODING WITH ERASURE DECODING ON BURST ERROR CHANNELS
    RYAN, WE
    CONOVAL, P
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (03) : 430 - 434
  • [43] On error distance of Reed-Solomon codes
    LI YuJuan1 & WAN DaQing21 Institute of Mathematics
    Science China Mathematics, 2008, (11) : 1982 - 1988
  • [44] FNT-based Reed-Solomon Erasure Codes
    Soro, Alexandre
    Lacan, Jerome
    2010 7TH IEEE CONSUMER COMMUNICATIONS AND NETWORKING CONFERENCE-CCNC 2010, 2010, : 466 - 470
  • [45] On error distance of Reed-Solomon codes
    Li YuJuan
    Wan DaQing
    SCIENCE IN CHINA SERIES A-MATHEMATICS, 2008, 51 (11): : 1982 - 1988
  • [46] Universal Reed-Solomon decoder using hardware/software co-design method
    Lee, SW
    Kim, JT
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 279 - 282
  • [47] An Efficient Interpolation Based Erasure-Only Decoder for High-Rate Reed-Solomon Codes
    Guo, Qian
    Kan, Haibin
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (05) : 978 - 981
  • [48] FPGA based design and implementation of Reed-Solomon encoder & decoder for Error Detection and Correction
    Parvathi, P.
    Prasad, P. Rajendra
    2015 CONFERENCE ON POWER, CONTROL, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES FOR SUSTAINABLE GROWTH (PCCCTSG), 2015, : 261 - U435
  • [49] A Universal VLSI Architecture for ReedSolomon Error-and-Erasure Decoders
    Chang, Hsie-Chia
    Lin, Chien-Ching
    Chang, Fu-Ke
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 1960 - 1967
  • [50] Design of the (248,216) Reed-Solomon decoder with erasure correction for Blu-ray Disc
    Park, T
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) : 872 - 878