Universal architectures for Reed-Solomon error-and-erasure decoder

被引:4
|
作者
Chang, Fu-Ke [1 ]
Lin, Chien-Ching [1 ]
Chang, Hsie-Chia [1 ]
Lee, Chen-Yi [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
10.1109/ASSCC.2005.251707
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the universal architecture for Reed Solomon (RS) error-and-erasure decoder that can accommodate any codeword with different code parameters and finite field definitions. In comparison with other reconfigurable RS decoders, the proposed design, based on the Montgomery multiplication algorithm, can support various finite field degrees, different primitive polynomials, and erasure decoding functions. In addition, the decoder features an on-the-fly finite field inversion table for high speed error evaluation. The area efficient design approach is also presented Implemented with 1.2V 0.13 mu m 1P8M technology, this decoder, correcting up to 16 errors, can operate at 300MHz and reach a 2.4Gb/s data rate. The total gate count is about 54K and the core size is 0.36mm(2). The average power consumption is 20.2m W.
引用
收藏
页码:229 / 232
页数:4
相关论文
共 50 条
  • [1] A VLSI design for universal Reed-Solomon erasure decoder
    Xu, YS
    Zhang, TT
    [J]. 2002 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I AND II, 2002, : 398 - 401
  • [2] Improving Performance of Reed-Solomon Decoder by Error/Erasure Correction
    Ko, Kyungsu
    Oh, Ilhyuk
    Ko, Dongkuk
    Jung, Byung Gi
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY (ISSPIT), 2011, : 179 - 183
  • [3] A UNIVERSAL REED-SOLOMON DECODER
    BLAHUT, RE
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1984, 28 (02) : 150 - 158
  • [4] Soft decision iterative error and erasure decoder for Reed-Solomon codes
    Ur-Rehman, Obaid
    Zivic, Natasa
    [J]. IET COMMUNICATIONS, 2014, 8 (16) : 2863 - 2870
  • [5] VLSI design of Reed-Solomon decoder architectures
    Lee, H
    Yu, ML
    Song, LL
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 705 - 708
  • [6] An efficient Reed-Solomon decoder VLSI with erasure correction
    Oh, K
    Sung, WY
    [J]. SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 193 - 201
  • [7] CONCEPTUAL DESIGN FOR A UNIVERSAL REED-SOLOMON DECODER
    MILLER, RL
    DEUTSCH, LJ
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1981, 29 (11) : 1721 - 1722
  • [8] New Scalable Decoder Architectures for Reed-Solomon Codes
    Wu, Yingquan
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2015, 63 (08) : 2741 - 2761
  • [9] Error and erasure correction of interleaved Reed-Solomon codes
    Schmidt, Georg
    Sidorenko, Vladimir R.
    Bossert, Martin
    [J]. CODING AND CRYPTOGRAPHY, 2006, 3969 : 22 - 35
  • [10] ON THE DECODER ERROR-PROBABILITY FOR REED-SOLOMON CODES
    MCELIECE, RJ
    SWANSON, L
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 1986, 32 (05) : 701 - 703