Unified Challenges in Nano-CMOS High-Level Synthesis

被引:3
|
作者
Mohanty, Saraju P. [1 ]
机构
[1] Univ N Texas, Dept Comp Sci & Engn, Denton, TX 76203 USA
关键词
D O I
10.1109/VLSI.Design.2009.124
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges in nano-CMOS circuit design include the following: variability, leakage, power, thermals, reliability, and yield. This talk will focus on interdependent consideration of these challenges during high-level (aka architectural or behavioral) synthesis. The majority of the existing design techniques related to these challenges are at the device or logic level of circuit abstraction and few are at the architectural level, however, the research is full swing in this direction. At the architecture level, there are balanced degrees of freedom to vary design parameters and take fast and correct design decisions at an early phase of the design cycle without propagating the design errors to lower levels of circuit abstraction, where it is costly to correct them. In addition, designing at higher levels of abstraction is an efficient way to cope with complexity, facilitate design verification, and increase design reuse. For maximizing yield of circuit design in the presence of variability the designers can rely on pre-silicon or post-silicon techniques. The pre-silicon techniques are statistical optimization approaches of design phases that use statistical power, leakage, and timing analysis for design space exploration and maximize the parametric yield. A variety of approaches for scheduling, resource sharing, and module selection techniques have been proposed in current literature in this respect. The post-silicon techniques are approaches like adaptive body biasing and adaptive supply voltage which are used to tune the fabricated chips such that the circuit yield can be optimized. This talk will discuss all these techniques proposed in the context of HLS.
引用
收藏
页码:531 / 531
页数:1
相关论文
共 50 条
  • [21] ULS: A Dual-Vth/High-κ Nano-CMOS Universal Level Shifter for System-Level Power Management
    Mohanty, Saraju P.
    Pradhan, Dhiraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2010, 6 (02)
  • [22] Design For Manufacturing (DFM) in Nano-CMOS Era
    Cheng, Yuhua
    2008 2ND IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1-3, 2008, : 524 - 529
  • [23] Occurrence of virtual entanglement in Nano-CMOS logic
    Abubakr, Mohd
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1961 - 1962
  • [24] Nano-CMOS technology for next fifteen years
    Iwai, Hiroshi
    Wong, Hei
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 2101 - +
  • [25] Structure Design Challenge in Nano-CMOS Device
    Sanudin, Rahmat
    Morsin, Marlia
    Sulong, Muhammad Suhaimi
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 518 - 521
  • [26] Impact of high-κ gate stacks on transport and variability in nano-CMOS devices
    Watling, J. R.
    Brown, A. R.
    Ferrari, G.
    Barker, J. R.
    Bersuker, G.
    Zeitzoff, P.
    Asenov, A.
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2008, 5 (06) : 1072 - 1088
  • [27] TAPHS: Thermal-aware unified physical-level and high-level synthesis
    Gu, Zhenyu
    Yang, Yonghong
    Wang, Jia
    Dick, Robert P.
    Shang, Li
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 879 - 885
  • [28] Influence of high-level synthesis on average and peak temperatures of CMOS circuits
    Szczesniak, W
    Voss, B
    Theisen, M
    Becker, J
    Glesner, M
    MICROELECTRONICS JOURNAL, 2001, 32 (10-11): : 855 - 862
  • [29] Robust Low Power Design in nano-CMOS Technologies
    Azam, Touqeer
    Cumming, David R. S.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2466 - 2469
  • [30] High-level synthesis challenges and solutions for a dynamically reconfigurable processor
    Toi, Takao
    Nakamura, Noritsugu
    Kato, Yoshinosuke
    Awashima, Toru
    Wakabayashi, Kazutoshi
    Jing, Li
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 870 - 876