An approach for the formal verification of DSP designs using theorem proving

被引:4
|
作者
Akbarpour, Behzad [1 ]
Tahar, Sofiene [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
design automation; digital signal processors; error analysis; fast Fourier transforms; finite wordlength effects; formal vitrification; higher order logic; theorem proving;
D O I
10.1109/TCAD.2005.857314
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a framework for the incorporation of formal methods in the design flow of digital signal processing (DSP) systems in a rigorous way. In the proposed approach, DSP descriptions were modeled and verified at different abstraction levels using higher order logic based on the higher order logic (HOL) theorem prover. This framework enables the formal verification of DSP designs that in the past could only be done partially using conventional simulation techniques. To this end, a shallow embedding of DSP descriptions in HOL at the floating-point (FP), fixed-point (FXP), behavioral, register transfer level (RTL), and netlist gate levels is provided. The paper made use of existing formalization of FP theory in HOL and a parallel one developed for FXP arithmetic. The high ability of abstraction in HOL allows a seamless hierarchical verification encompassing the whole DSP design path, starting from top-level FP and FXP algorithmic descriptions down to RTL, and gate level implementations. The paper illustrates the new verification framework on the fast Fourier transform (FFT) algorithm as a case study.
引用
收藏
页码:1441 / 1457
页数:17
相关论文
共 50 条
  • [21] Theorem proving languages for verification
    Jouannaud, JP
    [J]. AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS, PROCEEDINGS, 2004, 3299 : 11 - 14
  • [22] Floating-point verification using theorem proving
    Harrison, John
    [J]. FORMAL METHODS FOR HARDWARE VERIFICATION, 2006, 3965 : 211 - 242
  • [23] Formal reliability analysis of combinational circuits using theorem proving
    Hasan, Osman
    Patel, Jigar
    Tahar, Sofiene
    [J]. JOURNAL OF APPLIED LOGIC, 2011, 9 (01) : 41 - 60
  • [24] Formal reasoning about systems biology using theorem proving
    Rashid, Adnan
    Hasan, Osman
    Siddique, Umair
    Tahar, Sofiene
    [J]. PLOS ONE, 2017, 12 (07):
  • [25] Towards Formal Fault Tree Analysis Using Theorem Proving
    Ahmed, Waqar
    Hasan, Osman
    [J]. INTELLIGENT COMPUTER MATHEMATICS, CICM 2015, 2015, 9150 : 39 - 54
  • [26] Formal Analysis of Linear Control Systems Using Theorem Proving
    Rashid, Adnan
    Hasan, Osman
    [J]. FORMAL METHODS AND SOFTWARE ENGINEERING, ICFEM 2017, 2017, 10610 : 345 - 361
  • [27] Formal verification of C systems code : SSStructured types, separation logic and theorem proving
    Sydney Research Lab., National ICT Australia, Eveleigh, Australia
    [J]. J Autom Reasoning, 2009, 2-4 (125-187):
  • [28] Towards Flight Control Verification Using Automated Theorem Proving
    Denman, William
    Zaki, Mohamed H.
    Tahar, Sofiene
    Rodrigues, Luis
    [J]. NASA FORMAL METHODS, 2011, 6617 : 89 - 100
  • [29] Verification of AMBA Using a Combination of Model Checking and Theorem Proving
    Amjad, Hasan
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2006, 145 : 45 - 61
  • [30] Accurate theorem proving for program verification
    Cook, Byron
    Kroening, Daniel
    Sharygina, Natasha
    [J]. LEVERAGING APPLICATIONS OF FORMAL METHODS, 2006, 4313 : 96 - 114