A compact four quadrant CMOS analog multiplier

被引:11
|
作者
Miguel Rocha-Perez, Jose [1 ,2 ]
Zamora-Mejia, Gregorio [2 ,3 ]
Diaz-Armendariz, Alejandra [2 ]
Israel Bautista-Castillo, Alejandro [1 ]
Diaz-Sanchez, Alejandro [1 ]
Ramirez-Angulo, Jaime [1 ,4 ]
机构
[1] Natl Inst Astrophys Opt & Elect, Puebla, Mexico
[2] Benemerita Univ Autonoma Puebla, Puebla, Mexico
[3] Univ Iberoamer, Puebla, Mexico
[4] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
CMOS; Exponential cell; Analog multiplier; Analog computation;
D O I
10.1016/j.aeue.2019.06.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a very compact four quadrant CMOS analog multiplier is presented. The circuit has a very simple design, consisting of only four transistors and ten resistors, enabling a very small silicon area consumption. Furthermore, the multiplier can work in both subthreshold and saturation region, allowing it to operate over a wide range of frequencies. Subthreshold biasing sets the multiplier into a low-frequency low-power mode, while saturation biasing sets the multiplier to a high-frequency high-power mode. These two modes can be implemented for a very low voltage power supply. Finally, the proposed multiplier uses a minimum amount of nodes, allowing it to operate at high frequencies. Simulations show a maximum operating frequency of 300 kHz @ C-L = 30 pF, a THD of approximate to 1% for an input sine wave of 100 mV and DC = 800 mV, and a minimum power supply of (V-DD - V-SS) approximate to 0.5 V when operating in the sub threshold region. In order to validate theory and simulations, a prototype of the proposed multiplier was fabricated using ON SEMI 0.5 mu m technology, showing its feasibility. (C) 2019 Elsevier GmbH. All rights reserved.
引用
收藏
页码:53 / 61
页数:9
相关论文
共 50 条
  • [41] ANALOG 4-QUADRANT CMOS MULTIPLIER WITH RESISTORS
    HONG, Z
    MELCHIOR, H
    [J]. ELECTRONICS LETTERS, 1985, 21 (12) : 531 - 532
  • [42] NEW 4-QUADRANT CMOS ANALOG MULTIPLIER
    KIM, CW
    PARK, SB
    [J]. ELECTRONICS LETTERS, 1987, 23 (24) : 1268 - 1269
  • [43] A 4-QUADRANT CMOS ANALOG MULTIPLIER FOR ANALOG NEURAL NETWORKS
    SAXENA, N
    CLARK, JJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 746 - 749
  • [44] A wide dynamic range four-quadrant CMOS analog multiplier using active feedback
    Huang, Zhangcai
    Inoue, Yasuaki
    Yu, Hong
    Zhang, Quan
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 708 - +
  • [45] Low-voltage CMOS analog four quadrant multiplier based on flipped voltage followers
    Ramirez-Angulo, J
    Thoutam, S
    López-Martin, A
    Carvajal, RG
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 681 - 684
  • [46] A four quadrant analog multiplier employing single CDBA
    Keskin, AÜ
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 40 (01) : 99 - 101
  • [47] A Four Quadrant Analog Multiplier Employing Single CDBA
    Ali Ümit Keskin
    [J]. Analog Integrated Circuits and Signal Processing, 2004, 40 : 99 - 101
  • [48] A novel current-mode very low power analog CMOS four quadrant multiplier
    Gravati, M
    Valle, M
    Ferri, G
    Guerrini, N
    Reyes, L
    [J]. ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 495 - 498
  • [49] High Bandwidth Four-Quadrant Analog Multiplier
    Nikseresht, Sasan
    Azhari, Seyed Javad
    Danesh, Mohammadhadi
    [J]. 2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 210 - 215
  • [50] A new NMOS four-quadrant analog multiplier
    Boonchu, B
    Surakampontorn, W
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1004 - 1007