Quantitative Intellectual Property Protection Using Physical-Level Characterization

被引:5
|
作者
Wei, Sheng [1 ]
Nahapetian, Ani [1 ,2 ]
Potkonjak, Miodrag [1 ]
机构
[1] Univ Calif Los Angeles, Dept Comp Sci, Los Angeles, CA 90095 USA
[2] Calif State Univ Northridge, Dept Comp Sci, Northridge, CA 91330 USA
基金
美国国家科学基金会;
关键词
Intellectual property protection; hardware metering; gate-level characterization; DESIGN; CIRCUITS;
D O I
10.1109/TIFS.2013.2277976
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Hardware metering, the extraction of unique and persistent identifiers (IDs), is a crucial process for numerous integrated circuit (IC) intellectual property protection tasks. The currently known hardware metering approaches, however, are subject to alternations due to device aging, since they employ unstable manifestational IC properties. We, on the other hand, have developed the first robust hardware metering approach by using physical-level gate proprieties for ID generation. By using effective channel length, which is resilient to aging, and threshold voltage, which is essentially independent across gates and suitable for calculating the uniqueness of the IDs, we overcome the limitations of the existing approaches. Also, despite the increase in threshold voltage that occurs with aging, the original threshold voltage value can be extracted through intentional IC aging. Our ID generation procedure first employs two types of side channels, namely switching power and leakage power, to extract metering results for each gate. Next, we show that localized delay measurements alone are sufficient for accurate characterization of large sets of gates. Finally, by using threshold voltage for ID creation, we are able to obtain low probabilities of coincidence between legitimate and pirated ICs. The application of the approach to a set of benchmarks quantitatively establishes the effectiveness of the new hardware metering approach.
引用
收藏
页码:1722 / 1730
页数:9
相关论文
共 50 条
  • [1] PROBLEMS OF PROTECTION OF INTELLECTUAL PROPERTY: GLOBAL LEVEL
    Vinogradova, Olesya M.
    THEORETICAL AND PRACTICAL ISSUES OF JOURNALISM, 2015, 4 (03): : 299 - 307
  • [2] Robust intellectual property protection of VLSI physical design
    Saha, D.
    Sur-Kolay, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 388 - 399
  • [3] The Role of Social Trust on Property Right Protection: Physical Property Versus Intellectual Property
    Nguyen, Thuy T. T.
    Duong, Tien H. H.
    Dinh, My T. T.
    Truong, Thu T. M.
    Pham, Tram H. H.
    INTERNATIONAL ECONOMIC JOURNAL, 2023, 37 (02) : 177 - 201
  • [4] Unified incremental physical-level and high-level synthesis
    Gu, Zhenyu
    Wang, Ha
    Dick, Robert P.
    Zhou, Hai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (09) : 1576 - 1588
  • [5] Low level watermarking of VLSI designs for intellectual property protection
    Irby, DL
    Newbould, RD
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 136 - 140
  • [6] The Optimal Level of Intellectual Property Protection in Presence of Network Effects
    Zhang, Lifang
    Zhang, Minghong
    2008 4TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-31, 2008, : 8750 - 8753
  • [7] THE PROTECTION OF INTELLECTUAL PROPERTY
    CAPTAIN, TR
    JOURNAL OF SYSTEMS MANAGEMENT, 1984, 35 (07): : 18 - 20
  • [8] PROTECTION OF INTELLECTUAL PROPERTY
    不详
    ILLINOIS LAW REVIEW, 1941, 35 (05): : 546 - 565
  • [9] Quantitative Analysis for Intellectual Property Protection Level in Hubei Province Based on Modified of Ginarte-Park Method
    Wang Liqun
    PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON INNOVATION AND MANAGEMENT, VOLS I & II, 2017, : 1391 - 1397
  • [10] WIDE: Physical-Level CTC via Digital Emulation
    He, Yuan
    Guo, Xiuzhen
    Zhang, Jia
    Jiang, Haotian
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2021, 29 (04) : 1567 - 1579