Fault latencies of concurrent checking FSMs

被引:4
|
作者
Goot, R [1 ]
Levin, I [1 ]
Ostanin, S [1 ]
机构
[1] Acad Technol Inst, Holon, Israel
关键词
D O I
10.1109/DSD.2002.1115366
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we introduce concepts. of a potential fault latency and a real fault latency for Finite State Machines (FSMs). The potential latency defines a minimal value of the possible latency for an FSM, while the real latency relates to the certain implementation of the FSM. A method for investigation of latencies for on-line checking FSMs is described. This technique is based on selection of trajectories of the Markov chain, which describes behavior of the fault free FSM as well as the faulty FSM. We also estimate the lowest bound for an average latency. This estimation may be useful at an initial stage of the design when information concerning requirements to the FSM and conditions of its functioning is limited.
引用
收藏
页码:174 / 179
页数:6
相关论文
共 50 条
  • [41] A Transfer Fault Diagnosing Method for Protocol Conformance Test Based on FSMs
    Zhang, Xinchang
    Luo, Wanming
    Li, Xiaodong
    Yan, Baoping
    2009 ASIA-PACIFIC CONFERENCE ON INFORMATION PROCESSING (APCIP 2009), VOL 1, PROCEEDINGS, 2009, : 173 - 177
  • [42] Compositional model checking and compositional refinement checking of concurrent reactive systems
    Wen, Yan-Jun
    Wang, Ji
    Qi, Zhi-Chang
    Ruan Jian Xue Bao/Journal of Software, 2007, 18 (06): : 1270 - 1281
  • [43] PATRON: A Pragmatic Approach for Encoding Laser Fault Injection Resistant FSMs
    Choudhury, Muhtadi
    Forte, Domenic
    Tajik, Shahin
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 569 - 574
  • [44] Model checking for fault explanation
    Jiang, Shengbing
    Fuhrman, Thomas E.
    Jha, Sumit K.
    PROCEEDINGS OF THE 45TH IEEE CONFERENCE ON DECISION AND CONTROL, VOLS 1-14, 2006, : 405 - +
  • [45] Conditions for detecting a logical element fault in a combination device under concurrent checking based on Berger's code
    Efanov, D. V.
    Sapozhnikov, V. V.
    Sapozhnikov, Vl. V.
    AUTOMATION AND REMOTE CONTROL, 2017, 78 (05) : 891 - 901
  • [46] Conditions for detecting a logical element fault in a combination device under concurrent checking based on Berger’s code
    D. V. Efanov
    V. V. Sapozhnikov
    Vl. V. Sapozhnikov
    Automation and Remote Control, 2017, 78 : 891 - 901
  • [47] Fault detection power of a widely used test suite for a system of communicating FSMs
    Cavalli, A
    Prokopenko, S
    Yevtushenko, N
    TESTING OF COMMUNICATING SYSTEMS: TOOLS AND TECHNIQUES, 2000, 48 : 35 - 56
  • [48] Abstract interpretation and model checking for checking secure information flow in concurrent systems
    De Francesco, N
    Santone, A
    Tesei, L
    FUNDAMENTA INFORMATICAE, 2003, 54 (2-3) : 195 - 211
  • [49] Genetic Synthesis of Concurrent Code Using Model Checking and Statistical Model Checking
    Bu, Lei
    Peled, Doron
    Shen, Dachuan
    Zhuang, Yuan
    MODEL CHECKING SOFTWARE, SPIN 2018, 2018, 10869 : 275 - 291
  • [50] High-level decision diagram based fault models for targeting FSMs
    Raik, Jaan
    Ubar, Raimund
    Viilukas, Taavi
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 353 - +