Phased tag cache: An efficient low power cache system

被引:0
|
作者
Min, R [1 ]
Jone, WB [1 ]
Hu, YM [1 ]
机构
[1] Univ Cincinnati, Dept Elect & Comp Engn, Cincinnati, OH 45221 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we propose a low power cache design, namely phased tag cache, for reducing the power consumption of set-associative caches. In the phased tag cache, the tag is compared in two phases. A small part of the tag is compared in the first phase to determine the data way which a memory reference falls into. The remaining bits of the tag are compared in the second phase to verify if the result from the first phase is valid. By doing so we can eliminate most of the unnecessary activities on the entire tag. We used the CACTI cache model to show that the time overhead of the phased tag cache is small. Simulation results based on Spec2000 benchmark applications suggest that the phased tag cache design has small impact on the cache performance. The power model shows the phased tag design reduces the power consumption by 30-50%, compared to conventional caches used by the Itanium2 processor.
引用
收藏
页码:805 / 808
页数:4
相关论文
共 50 条
  • [21] Dynamically reconfigurable cache for low-power embedded system
    Chen, Liming
    Zou, Xuecheng
    Lei, Jianming
    Liu, Zhenglin
    [J]. ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 5, PROCEEDINGS, 2007, : 180 - +
  • [22] Phased Set Associative Cache Design For Reduced Power Consumption
    Megalingam, Rajesh Kannan
    Deepu, K. B.
    Joseph, Iype P.
    Vikram, Vandana
    [J]. 2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3, 2009, : 546 - 551
  • [23] CT-Cache: Compressed Tag-Driven Cache Architecture
    Cho, Haeyoon
    Kong, Joonho
    Munir, Arslan
    Giri, Naresh Kumar
    [J]. 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 94 - 99
  • [24] Low cost instruction cache designs for tag comparison elimination
    Zhang, YT
    Yang, J
    [J]. ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 266 - 269
  • [25] Low power set-associative cache with single-cycle partial tag comparison
    Chen, J
    Peng, RH
    Fu, YZ
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 144 - 147
  • [26] The Tag Filter Architecture: An energy-efficient cache and directory design
    Valls, Joan J.
    Ros, Alberto
    Gomez, Maria E.
    Sahuquillo, Julio
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 100 : 193 - 202
  • [27] Partial Tag Comparison: A new technology for power-efficient set-associative cache designs
    Min, R
    Xu, ZY
    Hu, YM
    Jone, WB
    [J]. 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 183 - 188
  • [28] An efficient cache flat storage organization for multithreaded workloads for low power processors
    Puche, Jose
    Petit, Salvador
    Gomez, Maria E.
    Sahuquillo, Julio
    [J]. FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2020, 110 : 1037 - 1054
  • [29] DRG-cache: A data retention gated-ground cache for low power
    Agarwal, A
    Li, H
    Roy, K
    [J]. 39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 473 - 478
  • [30] Shared tag for MMU and cache memory
    Lee, Y
    Jeong, W
    Ahn, S
    Lee, Y
    [J]. CAS '97 PROCEEDINGS - 1997 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 20TH EDITION, VOLS 1 AND 2, 1997, : 77 - 80