共 50 条
- [1] 43Gb/s full-rate-clock 16:1 multiplexer and 1:16 demultiplexer with SFI-5 interface in SiGeBiCMOS technology [J]. 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 232 - +
- [3] InP DHBT technology and design for 40 Gbit/s full-rate-clock communication [J]. GAAS IC SYMPOSIUM - 24TH ANNUAL, TECHNICAL DIGEST 2002, 2002, : 215 - 218
- [4] A 50-Gbit/s 1:4 demultiplexer IC in InP-based HEMT technology [J]. 2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 75 - 78
- [5] A 165-Gb/s 4:1 multiplexer in InP DHBT technology [J]. 2005 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST, 2005, : 260 - 263
- [6] A 165-Gb/s 4:1 multiplexer in InP DHBT technology [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2209 - 2214
- [8] A 43Gb/s full-rate clock transmitter in 0.18μm SiGeBiCMOS technology [J]. PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, : 289 - 292
- [10] A 20-Gb/s Half-Rate 4:1 Multiplexer with Multiphase Clock Architecture in 40-nm CMOS Technology [J]. 2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,