A 43-Gb/s full-rate-clock 4:1 multiplexer in InP-based HEMT technology

被引:13
|
作者
Nakasha, Y [1 ]
Suzuki, T [1 ]
Kano, H [1 ]
Tsukashima, K [1 ]
Ohya, A [1 ]
Sawada, K [1 ]
Makiyama, K [1 ]
Takahashi, T [1 ]
Nishi, M [1 ]
Hirose, T [1 ]
Takikawa, M [1 ]
Watanabe, Y [1 ]
机构
[1] Fujitsu Labs Ltd, Atsugi, Kanagawa 2430197, Japan
关键词
clock distributor; fiber optical communication; full-rate architecture; HEMT; InP; muliplexer; phase adjuster; retimer;
D O I
10.1109/JSSC.2002.804357
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a full-rate-clock 4:1 multiplexer (MUX) in a 0.13-mum InP-based HEMT technology for 40-Gb/s and above optical fiber link systems. To reduce output jitter, the serialized data are retimed at the final stage by a retimer, a D-type flip-flop, which has a symmetric layout with an optimized spacing to the ground that minimizes coupling capacitances. A phase adjuster, composed of an exclusive OR and a delay switch, uses external control signals to change each phase of the serialized data and clock entering the retimer and gives a correct timing for the clock to drive the retimer. A clock distributor with a simple wired splitter divides the clock into two clocks with high gain and low current. The MUX integrates 1355 HEMTs formed using electron beam lithography. A chip mounted in a test module operated at up to 47 Gb/s with a power consumption of 7.9 W for a single supply voltage of -5.2 V.
引用
收藏
页码:1703 / 1709
页数:7
相关论文
共 50 条
  • [1] 43Gb/s full-rate-clock 16:1 multiplexer and 1:16 demultiplexer with SFI-5 interface in SiGeBiCMOS technology
    Koyama, A
    Harada, T
    Yamashita, H
    Takeyari, R
    Shiramizu, N
    Ishikawa, K
    Ito, M
    Suzuki, S
    Yamashita, T
    Yabuki, S
    Ando, H
    Aida, T
    Watanabe, K
    Ohhata, K
    Takeuchi, S
    Chiba, H
    Ito, A
    Yoshioka, H
    Kubota, A
    Takahashi, T
    Nii, H
    [J]. 2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 232 - +
  • [2] A 43-Gb/s full-rate clock transmitter in 0.18-μm SiGeBiCMOS technology
    Meghelli, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (10) : 2046 - 2050
  • [3] InP DHBT technology and design for 40 Gbit/s full-rate-clock communication
    Godin, J
    Riet, M
    Blayac, S
    Berdaguer, P
    Dhalluin, V
    Alexandre, F
    Kahn, M
    Pinquier, A
    Kasbari, A
    Moulu, J
    Konczykowska, A
    [J]. GAAS IC SYMPOSIUM - 24TH ANNUAL, TECHNICAL DIGEST 2002, 2002, : 215 - 218
  • [4] A 50-Gbit/s 1:4 demultiplexer IC in InP-based HEMT technology
    Kano, H
    Suzuki, T
    Yamaura, S
    Nakasha, Y
    Sawada, K
    Takahashi, T
    Makiyama, K
    Hirose, T
    Watanabe, Y
    [J]. 2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 75 - 78
  • [5] A 165-Gb/s 4:1 multiplexer in InP DHBT technology
    Hallin, J
    Kjellberg, T
    Swahn, T
    [J]. 2005 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST, 2005, : 260 - 263
  • [6] A 165-Gb/s 4:1 multiplexer in InP DHBT technology
    Hallin, Joakim
    Kjellberg, Torgil
    Swaim, Thomas
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2209 - 2214
  • [7] A 43-Gb/s clock and data recovery OEIC integrating an InP-InGaAsHPT oscillator with an HBT decision circuit
    Kamitsuna, H
    Ishii, K
    Shibata, T
    Kurishima, K
    Ida, M
    [J]. IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2004, 10 (04) : 673 - 678
  • [8] A 43Gb/s full-rate clock transmitter in 0.18μm SiGeBiCMOS technology
    Meghelli, M
    [J]. PROCEEDING OF THE 2004 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2004, : 289 - 292
  • [9] SiGe-HBT-based 54-Gb/s 4:1 multiplexer IC with full-rate clock for serial communication systems
    Masuda, T
    Ohhata, K
    Shiramizu, N
    Ohue, E
    Oda, K
    Hayami, R
    Shimamoto, H
    Kondo, M
    Harada, T
    Washio, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 791 - 795
  • [10] A 20-Gb/s Half-Rate 4:1 Multiplexer with Multiphase Clock Architecture in 40-nm CMOS Technology
    Liu, Yaping
    Liu, Dengbao
    Huang, Sen
    Li, Yao
    He, Lin
    Chou, Yu-Kai
    [J]. 2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,