Cu/barrier CMP on porous low-k based interconnect schemes

被引:19
|
作者
Gottfried, K.
Schubert, I.
Schulz, S. E.
Gessner, T.
机构
[1] Fraunhofer Inst Microintegrat & Reliabil, D-09126 Chemnitz, Germany
[2] Tech Univ Chemnitz, Ctr Microtechnol, D-09107 Chemnitz, Germany
关键词
CMP; Cu/barrier CMP; low-k; low-k material; low-k dielectrics; porous low-k materials; damascene architecture;
D O I
10.1016/j.mee.2006.10.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric stacks containing porous low-k materials were investigated regarding their ability to pass CMP processes as used in Cu interconnect technology. Beside the low-k material itself, the impact of layout, cap layer materials and different diffusion barrier materials has been proven. Advanced consumables, partly specially designed for future technology nodes, have been tested within these experiments. Compatibility of the slurries with the low-k stacks, dishing and erosion, impact of polishing parameters like down force and platen speed on low-k stack integrity were examined. Low-k stacks based on a porous MSQ material capped with PECVD-SiC or with a MSQ-hard mask were found to be promising candidates. Low-k stacks based on porous SiO2-aerogel could not meet the stability requirements at present and need additional efforts for adhesion enhancement between cap layer and porous material. Consumables used within the experiments enable an efficient processing with low dishing and erosion as well as an excellent surface quality. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2218 / 2224
页数:7
相关论文
共 50 条
  • [1] Thermomechanical stress analysis of Cu/low-k dielectric interconnect schemes
    Mathewson, A
    De Oca, CGM
    Foley, S
    MICROELECTRONICS RELIABILITY, 2001, 41 (9-10) : 1637 - 1641
  • [2] CMP of ultra low-k material porous-polysilazane (PPSZ) for interconnect applications
    Chang, TC
    Tsai, TM
    Liu, PT
    Chen, CW
    Yan, ST
    Aoki, H
    Chang, YC
    Tseng, T
    THIN SOLID FILMS, 2004, 447 : 524 - 530
  • [3] Low-pressure CMP for reliable porous low-k/Cu integration
    Kondo, S
    Tokitoh, S
    Yoon, BU
    Namiki, A
    Sone, A
    Ohashi, N
    Misawa, K
    Sone, S
    Shin, HJ
    Yoshie, T
    Yoneda, K
    Shimada, M
    Ogawa, S
    Matsumoto, I
    Kobayashi, N
    PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 86 - 88
  • [4] 65nm-node low-k/Cu interconnect in "Asuka" project - Porous low-k for manufacturing
    Kobayashi, N
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 3 - 14
  • [5] Stress corrosion cracking of Cu interconnects during CMP with a Cu/porous low-k structure
    Kodera, M
    Uekusa, S
    Nagano, H
    Tokushige, K
    Shima, S
    Fukunaga, A
    Mochizuki, Y
    Fukuda, A
    Hiyama, H
    Tsujimura, M
    Nagai, H
    Maekawa, K
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2005, 152 (06) : G506 - G510
  • [6] Nanoscale Defect Generation in CMP of Low-k/Copper Interconnect Patterns
    Choi, Joo Hoon
    Korach, Chad S.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2009, 156 (12) : H961 - H970
  • [7] Direct CMP on porous low-k film for damage-less Cu integration
    Kondo, S.
    Fukay, K.
    Ohashi, N.
    Miyazaki, T.
    Nagano, H.
    Wada, Y.
    Ishibashi, T.
    Kato, M.
    Yoneda, K.
    Soda, E.
    Nakao, S.
    Ishigami, K.
    Kobayashi, N.
    PROCEEDINGS OF THE IEEE 2006 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2006, : 164 - 166
  • [8] Development of Voltammetry-based Techniques for Characterization of Porous Low-k/Cu Interconnect Integration Reliability
    Kim, Choong-Un
    Chen, L. S.
    Michael, N.
    Bang, W. H.
    Park, Young-Joon
    Ryan, E. Todd.
    King, S.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 757 - 771
  • [9] Resistance Decay of Cu/Porous Low-k Interconnect: Modeling and Its Impact on Electromigration
    Zheng, Hui
    Yin, Bin F.
    Chen, Lei G.
    Zhou, Ke
    Kuo, Chinte
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (04) : 1480 - 1486
  • [10] Packaging effects of Cu/Low-k interconnect structure
    Hsieh, Ming-Che
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 363 - 367