VLSI design of dual-mode Viterbi/turbo decoder for 3GPP

被引:0
|
作者
Huang, K [1 ]
Li, FM [1 ]
Shen, PL [1 ]
Wu, AY [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, a prototype design of a dual-mode Viterbi/turbo decoder for 3rd generation wireless communication systems is proposed. By merging some similar modules in both the Viterbi decoder and the log-MAP turbo code decoder, we built one dual-mode decoder with both of these two functions. When, the decoder operates in the turbo mode, early-termination control of the iteration process can reduce the power consumption without influencing the decoding accuracy. Besides, in order to conform to the CDMA2000 standard, our decoder can also perform as a reconfigurable Viterbi decoder. That is, our design meets the requirement of the multi generator polynomial convolutional code specification. The design provides an integrated FEC kernel for modem communication systems.
引用
收藏
页码:773 / 776
页数:4
相关论文
共 50 条
  • [1] Dual-mode Viterbi decoder design for cellular mobile
    Chen, AY
    Wu, CY
    Wen, KA
    PIMRC'96 - THE SEVENTH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, PROCEEDINGS, VOLS 1-3, 1996, : 1029 - 1033
  • [2] A unified turbo/Viterbi channel decoder for 3GPP mobile wireless in 0.18-μm CMOS
    Bickerstaff, MA
    Garrett, D
    Prokop, T
    Thomas, C
    Widdup, B
    Zhou, GY
    Davis, LM
    Woodward, G
    Nicol, C
    Yan, RH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1555 - 1564
  • [3] Design of dual-mode decoder based on LDPC/turbo code
    Wang, Xiumin
    Li, Jun
    Wang, Yi
    Yin, Haibing
    Li, Tingting
    Cao, Weilin
    IET COMMUNICATIONS, 2017, 11 (08) : 1325 - 1329
  • [4] Dual-mode convolutional/sova based turbo code decoder VLSI design for wireless communication systems
    Chen, PH
    Kai-Huang
    Hsueh, NH
    Wu, AY
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 369 - 372
  • [5] Implementation of a High Throughput 3GPP Turbo Decoder on GPU
    Michael Wu
    Yang Sun
    Guohui Wang
    Joseph R. Cavallaro
    Journal of Signal Processing Systems, 2011, 65 : 171 - 183
  • [6] Implementation of a High Throughput 3GPP Turbo Decoder on GPU
    Wu, Michael
    Sun, Yang
    Wang, Guohui
    Cavallaro, Joseph R.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 65 (02): : 171 - 183
  • [7] A low energy VLSI design of random block interleaver for 3GPP turbo decoding
    Ahmed, Imran
    Arslan, Tughrul
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 285 - +
  • [8] Performance analysis of software implementation of a 3GPP compliant Turbo Decoder
    Beheshti, Babak D.
    2006 IEEE LONG ISLAND SYSTEMS, APPLICATIONS AND TECHNOLOGY CONFERENCE, 2006, : 11 - 14
  • [9] Implementation of a reconfigurable turbo decoder in 3GPP for flat Rayleigh fading
    Chaikalis, Costas
    DIGITAL SIGNAL PROCESSING, 2008, 18 (02) : 189 - 208
  • [10] Reconfigurable Turbo Decoder With Parallel Architecture for 3GPP LTE System
    Wong, Cheng-Chi
    Chang, Hsie-Chia
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (07) : 566 - 570