Reconfigurable Turbo Decoder With Parallel Architecture for 3GPP LTE System

被引:32
|
作者
Wong, Cheng-Chi [1 ]
Chang, Hsie-Chia
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
3rd Generation Partnership Project (3GPP) Long Term Evolution (LTE); quadratic permutation polynomial (QPP) interleaver; turbo decoder;
D O I
10.1109/TCSII.2010.2048481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a parallel architecture for the turbo decoder using the quadratic permutation polynomial inter-leaver. The supported block size ranges from 40 to 6144 with an increment of 8, and thus, it includes 188 sizes in the 3rd Generation Partnership Project Long Term Evolution standard. The proposed design can allow one, two, four, or eight soft-in/soft-out decoders to process each block with configurable iterations. To support all data transmissions in the parallel design, a multistage network with low complexity is also utilized. Moreover, a robust path metric initialization is given to improve the performance loss in small blocks and high parallelism. After fabrication in the 90-nm process, the 2.1-mm(2) chip can achieve 130 Mb/s with 219 mW for the size-6144 block and eight iterations.
引用
收藏
页码:566 / 570
页数:5
相关论文
共 50 条
  • [1] A 188-size 2.1mm2 Reconfigurable Turbo Decoder Chip with Parallel Architecture for 3GPP LTE System
    Wong, Cheng-Chi
    Lee, Yung-Yu
    Chang, Hsie-Chia
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 288 - 289
  • [2] Implementation of A High-Speed Parallel Turbo Decoder for 3GPP LTE Terminals
    Wu, Di
    Asghar, Rizwan
    Huang, Yulin
    Liu, Dake
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 481 - 484
  • [3] Efficient Highly-Parallel Turbo Decoder for 3GPP LTE-Advanced
    Lin, Jing-Shiun
    Shieh, Ming-Der
    Liu, Chung-Yen
    Yang, Der-Wei
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [4] A 1.5 Gb/s Highly Parallel Turbo Decoder for 3GPP LTE/LTE-Advanced
    Chen, Yun
    Chen, Xubin
    Guo, Zhiyuan
    Zeng, Xiaoyang
    Huang, Defeng
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2013, E96B (05) : 1211 - 1214
  • [5] Efficient hardware implementation of a highly-parallel 3GPP LTE/LTE-advance turbo decoder
    Sun, Yang
    Cavallaro, Joseph R.
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (04) : 305 - 315
  • [6] Implementation of a reconfigurable turbo decoder in 3GPP for flat Rayleigh fading
    Chaikalis, Costas
    DIGITAL SIGNAL PROCESSING, 2008, 18 (02) : 189 - 208
  • [7] A 150Mbit/s 3GPP LTE Turbo Code Decoder
    May, Matthias
    Ilnseher, Thomas
    Wehn, Norbert
    Raab, Wolfgang
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1420 - 1425
  • [8] Parallel and Configurable Turbo Decoder Implementation for 3GPP-LTE
    Gonzalez-Perez, Luis F.
    Yllescas-Calderon, Lennin C.
    Parra-Michel, R.
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [9] Implementation of an improved reconfigurable SOVA/log-MAP turbo decoder in 3GPP
    Chaikalis, C
    Noras, JM
    THIRD INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2002, (489): : 146 - 150
  • [10] Evaluation of Rate Matching of Turbo Code for 3GPP LTE System
    Mosleh, Mahmood F.
    Abid, Mais F.
    OPTICAL AND WIRELESS TECHNOLOGIES, OWT 2017, 2018, 472 : 401 - 410