Modeling combinational circuits using linear word-level structures

被引:0
|
作者
Popel, DV [1 ]
Yanushkevich, SN [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB, Canada
关键词
Logic Function; Arithmetic Operation; Processing Strategy; Logic Operation; Linear Structure;
D O I
10.1023/B:AURC.0000030911.02374.62
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In many applications of circuit design and synthesis, it is natural and in some instances essential to manipulate logic functions and model circuits using word-level representations and arithmetic operations in contrast to bit-level representations and logic operations. This paper reviews linear word-level structures and formulates their properties for combinational circuit modeling. The paper addresses the following problem: given a library of gates with their corresponding word-level representations such as linear arithmetic expressions or respective graph structures, find a word-level model of an arbitrary combinational circuit/netlist using that library of gates and minimizing memory allocation and time delay requirements. We present a comprehensive study on linearization assuming various circuit processing strategies. In particular, we develop a new approach to manipulate linear word-level representations by means of cascades. The practical applicability of linear structures and developed algorithms is strengthen by considering the problem of timing analysis. All this is supported by the experimental study on benchmark circuits.
引用
收藏
页码:1018 / 1032
页数:15
相关论文
共 50 条
  • [41] Word-level Speech Recognition with a Letter to Word Encoder
    Collobert, Ronan
    Hannun, Awni
    Synnaeve, Gabriel
    25TH AMERICAS CONFERENCE ON INFORMATION SYSTEMS (AMCIS 2019), 2019,
  • [42] Analytical model for high level power modeling of combinational and sequential circuits
    Gupta, S
    Najm, FN
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 164 - 172
  • [43] On Using Control Signals for Word-Level Identification in A Gate-Level Netlist
    Tashjian, Edward
    Davoodi, Azadeh
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [44] WORD-LEVEL RECOGNITION OF CURSIVE SCRIPT
    FARAG, RFH
    IEEE TRANSACTIONS ON COMPUTERS, 1979, 28 (02) : 172 - 175
  • [45] Automatic Word-level Abstraction of Datapath
    Yu, Cunxi
    Ciesielski, Maciej
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1718 - 1721
  • [46] Word-level neutrosophic sentiment similarity
    Smarandache, Florentin
    Colhon, Mihaela
    Vladutescu, Stefan
    Negrea, Xenia
    APPLIED SOFT COMPUTING, 2019, 80 : 167 - 176
  • [47] Formal verification of word-level specifications
    Höreth, S
    Drechsler, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 52 - 58
  • [48] Sentence-Level Semantic Textual Similarity Using Word-Level Semantics
    Shajalal, Md
    Aono, Masaki
    2018 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2018, : 113 - 116
  • [49] Towards a typology of word-level causatives
    Li, Chao
    WORD-JOURNAL OF THE INTERNATIONAL LINGUISTIC ASSOCIATION, 2016, 62 (03): : 163 - 177
  • [50] Minimization of Word-Level Decision Diagrams
    Drechsler, R
    Günther, W
    Höreth, S
    INTEGRATION-THE VLSI JOURNAL, 2002, 33 (1-2) : 39 - 70