Efficient backup schemes for processors in embedded systems

被引:2
|
作者
Pflanz, M [1 ]
Vierhaus, HT [1 ]
机构
[1] BTU Cottbus, Comp Engn, Cottbus, Germany
关键词
reliable embedded systems; processor backup; processor self-test;
D O I
10.1016/S0038-1101(99)00275-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Embedded processors are often used in safety-critical applications such as automotive engineering. Then a high level of reliability over a long lifetime is a critical demand. Higher levels of integration associated with decreasing feature size and lower signal-to-noise ratios in state-of-the-art digital circuits make vulnerability to dynamic as well as static fault effects more likely than in more robust technologies. Traditional fault-tolerant design technology suffers from several drawbacks. One such example is that the triple redundancy schemes used in avionics are costly, while another is that because only one permanent fault can be recognized and compensated on-line, the second fault may just be noticed. In this paper we present schemes for embedded processors which target a long-term dependability by handling even a series of transient faults in an efficient way. It is based on on-line recognition and repair of non-permanent faults using a roll-back strategy (in short time). For faults that are recognized as permanent, we will discuss possibilities and limitations of reconfiguration or self-repair by using (in-field-)programmable logic devices. This requires the on-line availability of backup devices of reasonable performance and complexity. Methods of how to find functional units suitable for backup strategies will be discussed. To increase the efficiency of a reliable embedded processor structure, we use an application driven reduction strategy for additional test and backup components. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:791 / 796
页数:6
相关论文
共 50 条
  • [21] Secure and efficient transmissions of fingerprint images for embedded processors
    Moon, D
    Chung, YW
    Moon, K
    Pan, SB
    [J]. IMAGE ANALYSIS AND RECOGNITION, 2005, 3656 : 1106 - 1117
  • [22] EMBEDDED SYSTEMS NEED MORE THAN PROCESSORS
    NEALE, R
    [J]. ELECTRONIC ENGINEERING, 1995, 67 (820): : 59 - 60
  • [23] An efficient implementation of FFT on SIMD capable embedded processors
    Zhu, Sheng
    Yu, Feng
    Ge, Ruifeng
    [J]. Journal of Computational Information Systems, 2014, 10 (01): : 411 - 418
  • [24] Compiler-driven cached code compression schemes for embedded ILP processors
    Larin, SY
    Conte, TM
    [J]. 32ND ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, (MICRO-32), PROCEEDINGS, 1999, : 82 - 92
  • [25] An Efficient Communication Method between Processors in an Embedded Communication System
    Ban, Mingji
    Cho, Sung Ho
    [J]. 2009 INTERNATIONAL CONFERENCE ON NEW TRENDS IN INFORMATION AND SERVICE SCIENCE (NISS 2009), VOLS 1 AND 2, 2009, : 1268 - 1272
  • [26] Energy-Efficient Trace Reuse Cache for Embedded Processors
    Tsai, Yi-Ying
    Chen, Chung-Ho
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (09) : 1681 - 1694
  • [27] Efficient architectural exploration of TAGE branch predictor for embedded processors
    Huang, Libo
    Yu, Qi
    Zhou, Chaobing
    Ma, Jianqiao
    Li, Zhisheng
    Dou, Qiang
    [J]. MICROELECTRONICS JOURNAL, 2019, 88 : 88 - 98
  • [28] An Extensive Survey on Assessment of Multicore Processors for Embedded Systems
    Uma, P. Yasasri
    Sindhuja, M. V. Kala
    Reddy, A. Kishore
    Vignesh, N. Arun
    Panigrahy, Asisa Kumar
    [J]. ADVANCES IN SIGNAL PROCESSING AND COMMUNICATION ENGINEERING, ICASPACE 2021, 2022, 929 : 161 - 170
  • [29] Power-efficient instruction encoding optimization for embedded processors
    Chattopadhyay, A.
    Zhang, D.
    Kammler, D.
    Witte, E. M.
    Leupers, R.
    Ascheid, G.
    Meyr, H.
    [J]. 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 595 - +
  • [30] Power Efficient Register File Update Approach for Embedded Processors
    Ayoub, Raid
    Orailoglu, Alex
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 431 - 437