Design, Materials, Process, Fabrication, and Reliability of Fan-Out Wafer-Level Packaging

被引:50
|
作者
Lau, John H. [1 ]
Li, Ming [1 ]
Li, Qingqian Margie [1 ]
Xu, Iris [2 ]
Chen, Tony [2 ]
Li, Zhang [2 ]
Tan, Kim Hwee [2 ]
Yong, Qing Xiang [6 ]
Cheng, Zhong [6 ]
Wee, Koh Sau [6 ]
Beica, Rozalia [3 ]
Ko, C. T. [4 ]
Lim, Sze Pei [5 ]
Fan, Nelson [1 ]
Kuah, Eric [1 ]
Kai, Wu [1 ]
Cheung, Yiu-Ming [1 ]
Ng, Eric [1 ]
Xi, Cao [6 ]
Ran, Jiang [6 ]
Yang, Henry [4 ]
Chen, Y. H. [4 ]
Lee, N. C. [5 ]
Tao, Mian [7 ]
Lo, Jeffery [7 ]
Lee, Ricky [7 ]
机构
[1] ASM Pacific Technol Ltd, Hong Kong, Peoples R China
[2] Jiangyin Changdian Adv Packaging Co Ltd, Jiangyin 214431, Peoples R China
[3] Dow Chem Co USA, Boston, MA 01026 USA
[4] Unimicron Technol Corp, Taipei 304, Taiwan
[5] Indium Corp, Utica, NY 12304 USA
[6] Huawei Technol Co Ltd, Shenzhen 51800, Peoples R China
[7] Hong Kong Univ Sci & Technol, Dept Mech Engn, Hong Kong, Peoples R China
关键词
Epoxy molding compound; fan-out wafer-level packaging; redistribution layer; reliability;
D O I
10.1109/TCPMT.2018.2814595
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The design, materials, process, fabrication, and reliability of fan-out wafer-level packaging (FOWLP) with chip-first and die face-up method are investigated in this paper. Emphasis is placed on the issues and their solutions (such as reconstituted carrier, die-attach film placement, pitch compensation, die shift, epoxy molding compound dispensing, compression molding, warpage, and Cu revealing) during the fabrication of a very large test chip (10 mm x 10 mm x 150 mu m) and test package (13.47 mm x 13.47 mm), and three redistribution layers with the smallest linewidth/spacing = 5 mu m/5 mu m. The FOWLP test package on a six-layer printed circuit board is subjected to 1000 drops of the shock test with a magnitude = 1500 G/ms. Recommendations of process integration and guidelines on FOWLP with chip-first and die face-up are provided.
引用
收藏
页码:991 / 1002
页数:12
相关论文
共 50 条
  • [1] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John
    Li, Ming
    Li, Margie
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Y. M.
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Y. H.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2360 - 2366
  • [2] Fan-Out Wafer-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Li, Ming
    Qingqian, Margie Li
    Chen, Tony
    Xu, Iris
    Yong, Qing Xiang
    Cheng, Zhong
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Yiu-Ming
    Ng, Eric
    Lo, Penny
    Kai, Wu
    Hao, Ji
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky S. W.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1544 - 1560
  • [3] Warpage Characterization of Molded Wafer for Fan-Out Wafer-Level Packaging
    Cheng, Hsien-Chie
    Liu, Yan-Cheng
    JOURNAL OF ELECTRONIC PACKAGING, 2020, 142 (01)
  • [4] Viscoelastic Warpage Modeling of Fan-Out Wafer-Level Packaging During Wafer-Level Mold Cure Process
    Cheng, Hsien-Chie
    Wu, Zong-Da
    Liu, Yan-Cheng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (07): : 1240 - 1250
  • [5] Active Device Performance after Fan-out Wafer-level Packaging Process
    Li, Hong-Yu
    Kawano, Masaya
    Lim, Simon
    Cereno, Daniel Ismael
    Sekhar, Vasarla Nagendra
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 495 - 499
  • [6] Warpage and Thermal Characterization of Fan-out Wafer-Level Packaging
    Lau, John
    Li, Ming
    Tian, DeWen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, JiYuen
    Cheung, Ken
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 595 - 602
  • [7] Warpage and Thermal Characterization of Fan-Out Wafer-Level Packaging
    Lau, John H.
    Li, Ming
    Tian, Dewen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, J.
    Cheung, Yiu Ming
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Taylor, Thomas
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Ran, Jiang
    Xi, Cao
    Wee, Koh Sau
    Yong, Qingxiang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (10): : 1729 - 1738
  • [8] ¶Addressing Warpage Issue and Reliability Challenge of Fan-out Wafer-Level Packaging (FOWLP)
    Zhang, Xiaowu
    Lau, Boon Long
    Han, Yong
    Chen, Haoran
    Jong, Ming Chinq
    Lim, Sharon Pei Siang
    Lim, Simon Siak Boon
    Wang, Xiaobai
    Andriani, Yosephine
    Liu, Songlin
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1984 - 1990
  • [9] Die Shift Assessment of Reconstituted Wafer for Fan-Out Wafer-Level Packaging
    Cheng, Hsien-Chie
    Chung, Chia-Heng
    Chen, Wen-Hwa
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (01) : 136 - 145
  • [10] Thermomechanical and Viscoelastic Properties of Dielectric Materials Used in Fan-Out Wafer-Level Packaging
    Andriani, Yosephine
    Wang, Xiaobai
    Liu, Songlin
    Chen, Zhaohui
    Zhang, Xiaowu
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 41 - 45