Energy-Efficient and Compact ERSFQ Decoder for Cryogenic RAM

被引:8
|
作者
Vernik, I. V. [1 ]
Kirichenko, A. F. [1 ]
Mukhanov, O. A. [1 ]
Ohki, T. A. [2 ]
机构
[1] HYPRES, Elmsford, NY 10523 USA
[2] Raytheon BBN Technol, Cambridge, MA 02138 USA
关键词
Energy-efficient logic; random access memory; cryogenic magnetic memory; RSFQ; SFQ; DESIGN;
D O I
10.1109/TASC.2016.2646926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report on the development of energy-efficient decoders for cryogenic random access memory and register file. To reduce the pitch, area, and energy, our decoder employs a scalable binary tree architecture. We implemented these decoders using ERSFQ logic controlled by magnetically coupled address lines. These lines are driven by energy-efficient drivers based on the current-stirring technique. A 4-to-16 version of the decoder was laid out and fabricated in HYPRES 6-layer 10 kA/cm(2) and MIT LL 8-layer 10 kA/cm(2) processes with 15 and 28 mu m decoder row pitch, respectively. The decoders were designed to have similar to 30 ps latency and dissipate similar to 40 aJ per clock. We experimentally confirmed the functionality of the circuits with +/- 8% dc bias margins and verified its operation up to 13 GHz clock.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] ERSFQ 4-to-16 Decoder for Energy-Efficient RAM
    Kirichenko, A. F.
    Vernik, I. V.
    Mukhanov, O. A.
    Ohki, T. A.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2015, 25 (03)
  • [2] Energy-efficient turbo decoder
    Kaza, D
    Chakrabarti, C
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3093 - 3096
  • [3] Energy-Efficient LDPC Layered Decoder
    Zhang, Jianjun
    Wang, Da
    Jin, Ye
    2013 IEEE 4TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2014, : 53 - 56
  • [4] Energy-efficient computing at cryogenic temperatures
    Zota, Cezar
    Ferraris, Alberto
    Cha, Eunjung
    Prathapan, Mridula
    Mueller, Peter
    Leobandung, Effendi
    NATURE ELECTRONICS, 2024, 7 (11): : 966 - 974
  • [5] Exploration for Energy-Efficient ECC Decoder of WBAN
    Guan, Tianchan
    Han, Jun
    Zeng, Xiaoyang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] ERSFQ 8-bit Parallel Binary Shifter for Energy-Efficient Superconducting CPU
    Kirichenko, Alex F.
    Kamkar, Michael Y.
    Walter, Jason
    Vernik, Igor V.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2019, 29 (05) : V
  • [7] An energy-efficient reconfigurable viterbi decoder on a programmable multiprocessor
    Zhong, Guichang
    Willson, Alan N., Jr.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1565 - 1568
  • [8] Energy-Efficient Production Scheduling of a Cryogenic Air Separation Plant
    Misra, Shamik
    Kapadi, Mangesh
    Gudi, Ravindra D.
    Srihari, R.
    INDUSTRIAL & ENGINEERING CHEMISTRY RESEARCH, 2017, 56 (15) : 4399 - 4414
  • [9] Development of Energy-Efficient Cryogenic Optical (ECO) Data Link
    Mukhanov, O. A.
    Vernik, I.
    Kirichenko, A.
    Kadin, A.
    Choquette, K. D.
    Tan, M. P.
    Fryslie, T.
    2013 IEEE 14TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2013,
  • [10] Silicon photonics for compact, energy-efficient interconnects [Invited]
    Barwicz, T.
    Byun, H.
    Gan, F.
    Holzwarth, C. W.
    Popovic, M. A.
    Rakich, P. T.
    Watts, M. R.
    Ippen, E. P.
    Kaertner, F. X.
    Smith, H. I.
    Orcutt, J. S.
    Ram, R. J.
    Stojanovic, V.
    Olubuyide, O. O.
    Hoyt, J. L.
    Spector, S.
    Geis, M.
    Grein, M.
    Lyszczarz, T.
    Yoon, J. U.
    JOURNAL OF OPTICAL NETWORKING, 2007, 6 (01): : 63 - 73