Panel: Physical design and synthesis: Merge or die!

被引:0
|
作者
Pedram, M
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As IC fabrication capabilities extend down to sub-half-micron, the significance of interconnect delay and power dissipation can no longer be ignored. Existing enhancements to synthesis and physical design tools (such as non-linear delay modeling, custom wire load models, back annotation of calculated delays, early floorplanning, post-layout re-mapping and resizing) have not been able to solve the problem. It thus remains that tradeoffs in logical and physical domains must be addressed in an integrated fashion. Huge business opportunities will be lost unless more revolutionary changes to design flow are made. This panel of experts will address the current split between logic synthesis and physical design and its effect on the design flow. It will then discuss possibilities for merging the two, or at least bringing them closer together. In particular, issues such as consistent wire load and timing models and algorithms which must be employed across the design flow, EDA standards and common databases to support the integration of layout and synthesis tools, evolving structured design styles that offer lower wiring overhead, interconnect-driven logic synthesis, and timing driven physical design will, be discussed. Finally, the panel will seek to highlight challenges and potential pitfalls that lie ahead.
引用
收藏
页码:238 / 239
页数:2
相关论文
共 50 条
  • [31] Quantum circuit physical design methodology with emphasis on physical synthesis
    Naser Mohammadzadeh
    Morteza Saheb Zamani
    Mehdi Sedighi
    Quantum Information Processing, 2014, 13 : 445 - 465
  • [32] Flat panel AESAs for SATCOM links: Design and array synthesis
    Muralidharan, Sriram
    Deo, Sukhjinder S.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON PHASED ARRAY SYSTEMS & TECHNOLOGY (PAST), 2022,
  • [33] Panel: PCB synthesis - Is the technology ready for high speed design?
    Smith, G
    Boose, S
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 8 - 8
  • [34] Products merge chip hardware and software design
    Lipman, J
    EDN, 1998, 43 (13) : 14 - +
  • [35] Study about the design of merge after toll
    Yang, Haozhe
    PROCEEDINGS OF THE 2017 5TH INTERNATIONAL CONFERENCE ON MACHINERY, MATERIALS AND COMPUTING TECHNOLOGY (ICMMCT 2017), 2017, 126 : 384 - 388
  • [36] Automated Model Merge by Design Space Exploration
    Debreceni, Csaba
    Rath, Istvan
    Varro, Daniel
    De Carlos, Xabier
    Mendialdua, Xabier
    Trujillo, Salvador
    FUNDAMENTAL APPROACHES TO SOFTWARE ENGINEERING (FASE 2016), 2016, 9633 : 104 - 121
  • [37] DESIGN, SYNTHESIS, AND PHYSICAL-PROPERTIES OF DENDRIMERS
    FRECHET, JMJ
    GITSOV, I
    HAWKER, CJ
    WOOLEY, KL
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1995, 209 : 94 - PHYS
  • [38] Logic Synthesis and Physical Design: Quo Vadis?
    De Micheli, Giovanni
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 50 - 50
  • [39] Physical synthesis faces up to design challenges
    Meyers, Gary
    ELECTRONICS WORLD, 2007, 113 (1858): : 12 - 12
  • [40] Material design in physical modelling sound synthesis
    Djoharian, P
    JOURNAL OF NEW MUSIC RESEARCH, 2001, 30 (03) : 227 - 241