Design and Implementation of Fine-grain Power Gating with Ground Bounce Suppression

被引:23
|
作者
Usami, Kimiyoshi [1 ]
Shirai, Toshiaki [1 ]
Hashida, Tasunori [1 ]
Masuda, Hiroki [1 ]
Takeda, Seidai [3 ]
Nakata, Mitsutaka [1 ]
Seki, Naomi [2 ]
Amano, Hideharu [2 ]
Namiki, Mitaro [4 ]
Imai, Masashi [3 ]
Kond, Masaaki [5 ]
Nakamura, Hiroshi [3 ]
机构
[1] Shibaura Inst Technol, Tokyo, Japan
[2] Keio Univ, Keio, Japan
[3] Univ Tokyo, Tokyo, Japan
[4] Tokyo Univ Agr & Technol, Tokyo, Japan
[5] Univ Elect Commu, Tokyo, Japan
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/VLSI.Design.2009.63
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design and implementation methodology for fine-grain power gating. Since sleep-in and wakeup are controlled in a fine granularity in run time, shortening the transition time between the sleep and active states is strongly required. In particular, shortening the wakeup time is essential because it affects the execution time and hence does the performance. However, this requirement makes suppression of the ground-bounce more difficult. We propose a novel technique to skew the wakeup timings of fine-grain local power domains to suppress the ground bounce. Delay of buffers driving power switches is skewed in the buffer tree by selectively downsizing them. We designed a MIPS R3000 based CPU core in a 90nm CMOS technology and applied our technique to internal function units. Simulation results showed that our technique reduces the rush current to 47% over the case to turn-on the power switches simultaneously. This resulted in suppressing the ground bounce to 53mV with 3.3ns wakeup time. Simulation results from running benchmark programs showed that the total power dissipation for the function units was reduced by up to 15% at 25 degrees C and by 62% at 100 degrees C. Effectiveness in power savings is discussed from the viewpoint of the temperature-dependent break-even points and the consecutive idle time in the program.
引用
收藏
页码:381 / +
页数:2
相关论文
共 50 条
  • [31] Enabling Realistic Fine-Grain Voltage Scaling with Reconfigurable Power Distribution Networks
    Godycki, Waclaw
    Torng, Christopher
    Bukreyev, Ivan
    Apsel, Alyssa
    Batten, Christopher
    2014 47TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2014, : 381 - 393
  • [32] Fine-Grain reconfigurable platform: FPGA hardware design and software toolset development
    Pappas, I
    Kalenteridis, V
    Vassiliadis, N
    Pournara, H
    Siozios, K
    Koutroumpezis, G
    Tatas, K
    Nikolaidis, S
    Siskos, S
    Soudris, DJ
    Thanailakis, A
    SECOND CONFERENCE ON MICROELECTRONICS, MICROSYSTEMS AND NANOTECHNOLOGY, 2005, 10 : 352 - 356
  • [33] Design of a 50 MHz annular array using fine-grain lead titanate
    Snook, KA
    Shrout, TR
    Shung, KK
    MEDICAL IMAGE 2002: ULTRASONIC IMAGING AND SIGNAL PROCESSING, 2002, 4687 : 91 - 98
  • [34] Investigating the Effects of Fine-Grain Three-Dimensional Integration on Microarchitecture Design
    Ma, Yuchun
    Liu, Yongxiang
    Kursun, Eren
    Reinman, Glenn
    Cong, Jason
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (04)
  • [35] FMRPU: Design of fine-grain multi-context reconfigurable processing unit
    Chiu, JC
    Lin, RB
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 171 - 185
  • [36] Design of a 50 MHz annular array using fine-grain lead titanate
    Snook, K
    Shrout, T
    Shung, KK
    ISAF 2002: PROCEEDINGS OF THE 13TH IEEE INTERNATIONAL SYMPOSIUM ON APPLICATIONS OF FERROELECTRICS, 2002, : 351 - 354
  • [37] Implementation of Voltage-Mode/Current-Mode Hybrid Circuits for a Low-Power Fine-Grain Reconfigurable VLSI
    Bai, Xu
    Kameyama, Michitaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (10): : 1028 - 1035
  • [38] Multi-pad power/ground network design for uniform distribution of ground bounce
    Oh, JW
    Pedram, M
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 287 - 290
  • [39] Fine-Grain Back Biasing for the Design of Energy-Quality Scalable Operators
    Pagliari, Daniele Jahier
    Durand, Yves
    Coriat, David
    Beigne, Edith
    Macii, Enrico
    Poncino, Massimo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (06) : 1042 - 1055
  • [40] Design and Implementation of a Novel Hybrid Photonic Crystal Power/Ground Layer for Broadband Power Noise Suppression
    Wu, Guan-Zong
    Chen, Yi-Che
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (01): : 206 - 211