Design and Implementation of Fine-grain Power Gating with Ground Bounce Suppression

被引:23
|
作者
Usami, Kimiyoshi [1 ]
Shirai, Toshiaki [1 ]
Hashida, Tasunori [1 ]
Masuda, Hiroki [1 ]
Takeda, Seidai [3 ]
Nakata, Mitsutaka [1 ]
Seki, Naomi [2 ]
Amano, Hideharu [2 ]
Namiki, Mitaro [4 ]
Imai, Masashi [3 ]
Kond, Masaaki [5 ]
Nakamura, Hiroshi [3 ]
机构
[1] Shibaura Inst Technol, Tokyo, Japan
[2] Keio Univ, Keio, Japan
[3] Univ Tokyo, Tokyo, Japan
[4] Tokyo Univ Agr & Technol, Tokyo, Japan
[5] Univ Elect Commu, Tokyo, Japan
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/VLSI.Design.2009.63
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a design and implementation methodology for fine-grain power gating. Since sleep-in and wakeup are controlled in a fine granularity in run time, shortening the transition time between the sleep and active states is strongly required. In particular, shortening the wakeup time is essential because it affects the execution time and hence does the performance. However, this requirement makes suppression of the ground-bounce more difficult. We propose a novel technique to skew the wakeup timings of fine-grain local power domains to suppress the ground bounce. Delay of buffers driving power switches is skewed in the buffer tree by selectively downsizing them. We designed a MIPS R3000 based CPU core in a 90nm CMOS technology and applied our technique to internal function units. Simulation results showed that our technique reduces the rush current to 47% over the case to turn-on the power switches simultaneously. This resulted in suppressing the ground bounce to 53mV with 3.3ns wakeup time. Simulation results from running benchmark programs showed that the total power dissipation for the function units was reduced by up to 15% at 25 degrees C and by 62% at 100 degrees C. Effectiveness in power savings is discussed from the viewpoint of the temperature-dependent break-even points and the consecutive idle time in the program.
引用
收藏
页码:381 / +
页数:2
相关论文
共 50 条
  • [1] Unbalanced Buffer Tree Synthesis to Suppress Ground Bounce for Fine-grain Power Gating
    Usami, Kimiyoshi
    Miyauchi, Makoto
    Kudo, Masaru
    Takagi, Kazumitsu
    Amano, Hideharu
    Namiki, Mitaro
    Kondo, Masaaki
    Nakamura, Hiroshi
    2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [2] Dynamic fine-grain power gating design in WiNoC
    Ouyang Yiming
    Hu Lizhu
    Wu Yifeng
    Yang Jianfeng
    Xingkun
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 139 - 148
  • [3] Implementation and Evaluation of Fine-grain Run-time Power Gating for a Multiplier
    Usami, Kimiyoshi
    Nakata, Mitsutaka
    Shirai, Toshiaki
    Takeda, Seidai
    Seki, Naomi
    Amano, Hideharu
    Nakamura, Hiroshi
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 7 - +
  • [4] A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating
    Ishihara, Shota
    Hariyama, Masanori
    Kameyama, Michitaka
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) : 1394 - 1406
  • [5] A Low-Power FPGA Based on Autonomous Fine-Grain Power-Gating
    Ishihara, Shota
    Hariyama, Masanori
    Kameyama, Michitaka
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 119 - 120
  • [6] A Comparative Analysis of Coarse-grain and Fine-grain Power Gating for FPGA Lookup Tables
    Nair, Pradeep S.
    Koppa, Santosh
    John, Eugene B.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 507 - 510
  • [7] A FINE-GRAIN PARALLEL IMPLEMENTATION OF PARLOG
    PAPADOPOULOS, GA
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 352 : 313 - 327
  • [8] Low-Power Asynchronous NCL Pipelines With Fine-Grain Power Gating and Early Sleep
    Chang, Meng-Chou
    Hsieh, Ming-Hsun
    Yang, Po-Hung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (12) : 957 - 961
  • [9] Low power VLSI circuit design with fine-grain voltage engineering
    VLSI Design and Education Center, University of Tokyo, Japan
    不详
    IPSJ Trans. Syst. LSI Des. Methodol., (18-29):
  • [10] Power Characterisation for Fine-Grain Reconfigurable Fabrics
    Becker, Tobias
    Jamieson, Peter
    Luk, Wayne
    Cheung, Peter Y. K.
    Rissa, Tero
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2010, 2010