A Disturb-Alleviation Scheme for 3D Flash Memory

被引:0
|
作者
Chang, Yu-Ming [1 ,2 ]
Chang, Yuan-Hao [3 ]
Kuo, Tei-Wei [2 ]
Li, Hsiang-Pang [1 ]
Li, Yung-Chun [1 ]
机构
[1] Macronix Int Co Ltd, Emerging Syst Lab, Hsinchu 300, Taiwan
[2] Natl Taipei Univ Technol, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[3] Acad Sinica, Inst Informat Sci, Taipei 115, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Even though 3D flash memory presents a grand opportunity for huge-capacity non-volatile memory, it suffers from serious program disturb problems. Different from the past efforts in error correction codes or the work in trading the space utilization with reliability, we propose a disturb-alleviation scheme that can alleviate the negative effects caused by program disturb, especially inside a block, without introducing extra overheads on encoding or storing of extra redundant data. In particular, a methodology is proposed to reduce the data error rate by distributing unavoidable disturb errors over the flash-memory space of invalid data, with the considerations of the physical organization of 3D flash memory. A series of experiments was conducted based on real multi-layer 3D flash chips, and it showed that the proposed scheme could significantly enhance the reliability of 3D flash memory.
引用
收藏
页码:421 / 428
页数:8
相关论文
共 50 条
  • [31] Low Power Program Scheme With Capacitance-Less Charge Recycling for 3D NAND Flash Memory
    Huang, Cece
    Liu, Fei
    Wang, Qianqian
    Huo, Zongliang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (07) : 2478 - 2482
  • [32] Characteristics of Junctionless Charge Trap Flash Memory for 3D Stacked NAND Flash
    Oh, Jinho
    Na, Heedo
    Park, Sunghoon
    Sohn, Hyunchul
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (09) : 6413 - 6415
  • [33] Drain read disturb assessment of NOR flash memory
    Lee, Yung-Huei
    Mielke, Neal
    McMahon, William
    Lu, Yin-Lung R.
    Meng, Qingru
    Jiang, Linda
    2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 83 - 84
  • [34] Read Disturb Errors in MLC NAND Flash Memory
    Cai, Yu
    Luo, Yixin
    Ghose, Saugata
    Haratsch, Erich F.
    Mai, Ken
    Mutlu, Onur
    IPSI BGD TRANSACTIONS ON INTERNET RESEARCH, 2018, 14 (02):
  • [35] Lateral charge migration induced abnormal read disturb in 3D charge-trapping NAND flash memory (vol 13, 054002, 2020)
    Wang, Fei
    Cao, Rui
    Kong, Yachen
    Ma, Xiaolei
    Zhan, Xuepeng
    Li, Yuan
    Chen, Jiezhi
    APPLIED PHYSICS EXPRESS, 2020, 13 (07)
  • [36] Modeling of Threshold Voltage Distribution in 3D NAND Flash Memory
    Liu, Weihua
    Wu, Fei
    Zhou, Jian
    Zhang, Meng
    Yang, Chengmo
    Lu, Zhonghai
    Wang, Yu
    Xie, Changsheng
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1729 - 1732
  • [37] A Review of Cell Operation Algorithm for 3D NAND Flash Memory
    Park, Jong Kyung
    Kim, Sarah Eunkyung
    APPLIED SCIENCES-BASEL, 2022, 12 (21):
  • [38] Channel Modeling and Quantization Design for 3D NAND Flash Memory
    Wang, Cheng
    Mei, Zhen
    Li, Jun
    Shu, Feng
    He, Xuan
    Kong, Lingjun
    ENTROPY, 2023, 25 (07)
  • [39] Modeling and Optimization of Array Leakage in 3D NAND Flash Memory
    Song, Yu-jie
    Xia, Zhi-liang
    Hua, Wen-yu
    Liu, Fan-dong
    Huo, Zong-liang
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 120 - 121
  • [40] Material engineering to enhance reliability in 3D NAND flash memory
    Kim, Ki Han
    Kim, Namju
    Kim, Yeong Kwon
    Kim, Hee Seung
    Oh, Han Byeol
    Kim, Chae Eun
    Shin, Hyeun Woo
    Kim, Myeong Gi
    Choi, Won Jun
    Jang, Byung Chul
    DEVICE, 2025, 3 (02):