ATPG system and fault simulation methods for digital devices

被引:0
|
作者
Hahanov, V [1 ]
Pudov, V [1 ]
Sysenko, I [1 ]
机构
[1] Kharkov Natl Univ Radioelect, Kharkov, Ukraine
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Models and methods of digital circuit analysis for test generation and fault simulation are offered The two-frame cubic algebra for compact description of sequential primitive element (here and further, primitive) inform of cubic coverings is used. Problems of digital circuit testing are formulated as linear equations. The described cubic fault simulation method allows to propagate primitive fault lists from its inputs to outputs; to generate analytical equations for deductive fault simulation of digital circuit at gate, functional and algorithmic description levels; to build compilative and interpretative fault simulators for digital circuit. The fault list cubic coverings (FLCC) allowing to create single sensitization paths are proposed. The test generation method for single stuck-at fault (SSF) detection with usage of FLCC is developed. The means of test generation for digital devices designed in Active-HDL are offered. The input description of design is based on usage of VHDL, Verilog and graphical representation of Finite State Machine (FSM). The obtained tests are used for digital design verification in Active-HDL. For fault coverage evaluation the program implementation of cubic simulation method is used. Copyright (C) 2001 IFAC.
引用
收藏
页码:263 / 267
页数:5
相关论文
共 50 条
  • [41] Fault Detection Methods for Electric Power Steering System Using Hardware in the Loop Simulation
    Pietrowski, Wojciech
    Puskarczyk, Magdalena
    Szymenderski, Jan
    ENERGIES, 2024, 17 (14)
  • [42] A REVIEW OF NUMERICAL METHODS FOR DIGITAL SIMULATION
    BENYON, PR
    SIMULATION, 1968, 11 (05) : 219 - &
  • [43] METHODS FOR GENERALIZED DEDUCTIVE FAULT SIMULATION.
    Giambiasi, N.
    Miara, A.
    Muriach, D.
    Jahrbuch der Schiffbautechnischen Gesellschaft, 1980, : 386 - 393
  • [44] COMPARISON OF PARALLEL AND DEDUCTIVE FAULT SIMULATION METHODS
    CHANG, HY
    CHAPPELL, SG
    ELMENDOR.CH
    SCHMIDT, LD
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (11) : 1132 - 1138
  • [45] FAULT DIAGNOSIS IN DIGITAL DEVICES BASED ON INTEGRATED-CIRCUITS
    ORLYUK, MA
    SAVCHENKO, YG
    AUTOMATION AND REMOTE CONTROL, 1973, 34 (07) : 1179 - 1182
  • [46] ATPG-Based Grading of Strong Fault-Secureness
    Hunger, Marc
    Hellebrand, Sybille
    Czutro, Alejandro
    Polian, Ilia
    Becker, Bernd
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 269 - +
  • [47] FAULT-SIMULATION METHODS - EXTENSIONS AND COMPARISON
    LEVENDEL, YH
    MENON, PR
    BELL SYSTEM TECHNICAL JOURNAL, 1981, 60 (09): : 2235 - 2258
  • [48] Matter-in-the-loop simulation of intelligent fault tolerance technology in digital control system of engine
    Huang, Xianghua
    Sun, Jianguo
    Zhan, Yougeng
    Zhou, Jianbo
    Bai, Shuhui
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics & Astronautics, 2000, 32 (02): : 224 - 228
  • [49] Towards Digital Circuit Approximation by exploiting Fault Simulation
    Traiola, Marcello
    Virazel, Arnaud
    Girard, Patrick
    Barbareschi, Mario
    Bosio, Alberto
    2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,
  • [50] The complexity analysis of fault simulation algorithm for digital circuits
    Gong, YB
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 372 - 375