A Novel Turbo Detector Design for a High-Speed SSVEP-Based Brain Speller

被引:3
|
作者
Tong, Changkai [1 ]
Wang, Huali [1 ]
Cai, Jun [1 ]
机构
[1] Army Engn Univ PLA, Coll Commun Engn, Nanjing 210007, Peoples R China
基金
中国国家自然科学基金;
关键词
brain-computer interfaces; filter bank canonical correlation analysis; information transfer rate; steady-state visual-evoked potential; CANONICAL CORRELATION-ANALYSIS; VISUAL-EVOKED POTENTIALS; FREQUENCY RECOGNITION;
D O I
10.3390/electronics11244231
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The past decade has witnessed the rapid development of brain-computer interfaces (BCIs). The contradiction between communication rates and tedious training processes has become one of the major barriers restricting the application of steady-state visual-evoked potential (SSVEP)-based BCIs. A turbo detector was proposed in this study to resolve this issue. The turbo detector uses the filter bank canonical correlation analysis (FBCCA) as the first-stage detector and then utilizes the soft information generated by the first-stage detector and the pool of identified data generated during use to complete the second-stage detection. This strategy allows for rapid performance improvements as the data pool size increases. A standard benchmark dataset was used to evaluate the performance of the proposed method. The results show that the turbo detector can achieve an average ITR of 130 bits/min, which is about 8% higher than FBCCA. As the size of the data pool increases, the ITR of the turbo detector could be further improved.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] High-resolution SSVEP-based brain-computer interface
    Zhang, Shuailei
    Wang, Shuai
    Zheng, Dezhi
    Ma, Kang
    Zhang, Yajun
    Xiang, Wang
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (23): : 8654 - 8657
  • [22] Design of a high-speed asynchronous turbo decoder
    Golani, Pankaj
    Dimou, Georgios D.
    Prakash, Mallika
    Beerel, Peter A.
    ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 49 - +
  • [23] A Fast SSVEP-Based Brain-Computer Interface
    Jorajuria, Tania
    Gomez, Marisol
    Vidaurre, Carmen
    HYBRID ARTIFICIAL INTELLIGENT SYSTEMS, HAIS 2020, 2020, 12344 : 49 - 60
  • [24] A novel hybrid BCI speller based on RSVP and SSVEP paradigm
    Jalilpour, Shayan
    Sardouie, Sepideh Hajipour
    Mijani, Amirmohammad
    COMPUTER METHODS AND PROGRAMS IN BIOMEDICINE, 2020, 187
  • [25] A Novel Digital Speller Based on a Hybrid Brain Computer Interface (hBCI) SSVEP with Eye Tracking
    Haddad, Raphael Rebello
    Bastos-Filho, Teodiano F.
    Tello, Richard J. M. G.
    XXVI BRAZILIAN CONGRESS ON BIOMEDICAL ENGINEERING, CBEB 2018, VOL 1, 2019, 70 (01): : 593 - 601
  • [26] A Study on SSVEP-based Brain Synchronization: Road to Brain-to-Brain Communication
    Micek, Christopher
    Wilaiprasitporn, Theerawit
    Yagi, Tohru
    2016 9TH BIOMEDICAL ENGINEERING INTERNATIONAL CONFERENCE (BMEICON), 2016,
  • [27] A Benchmark Dataset for SSVEP-Based Brain-Computer Interfaces
    Wang, Yijun
    Chen, Xiaogang
    Gao, Xiaorong
    Gao, Shangkai
    IEEE TRANSACTIONS ON NEURAL SYSTEMS AND REHABILITATION ENGINEERING, 2017, 25 (10) : 1746 - 1752
  • [28] Lead selection for SSVEP-based brain-computer interface
    Wang, YJ
    Zhang, ZG
    Gao, XR
    Gao, SK
    PROCEEDINGS OF THE 26TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-7, 2004, 26 : 4507 - 4510
  • [29] An SSVEP-Based Brain Computer Interface Prototype for Assisted Living
    Darweesh, Raheeq
    Cuscino, Dustin
    Geronimo, Andrew
    Elaraby, Nashwa
    2024 IEEE INTERNATIONAL CONFERENCE ON ELECTRO INFORMATION TECHNOLOGY, EIT 2024, 2024, : 48 - 52
  • [30] A high performance hybrid SSVEP based BCI speller system
    Saravanakumar, D.
    Reddy, M. Ramasubba
    ADVANCED ENGINEERING INFORMATICS, 2019, 42