Programmable Incrementing/Decrementing Binary Accumulator for High-Speed Calibration Loops

被引:0
|
作者
Soltani, Arefeh [1 ]
Abdollahi, Roozbeh [1 ]
Kazeminia, Sarang [2 ]
机构
[1] Urumi Grad Inst, Dept Microelect Engn, Orumiyeh, Iran
[2] Urmia Univ Technol, Dept Elect Engn, Orumiyeh, Iran
来源
23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016) | 2016年
关键词
Accumulator; Programmable ACC; Inc/Dec ACC; Step-Controlled Accumulator;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a structure for high-speed incrementing/decrementing accumulator is proposed based on even and odd unit cells. Step of accumulation can be chosen among +/- 2(n) levels where n = 0, 1, 2, 3,... through a control digital word. A 10-bit accumulator is divided into two 5-bit accumulators where each one is realized in carry-ripple adder/subtractor structure. Basic cells are highly improved in number of logic gates and propagation delay and carry-select technique is employed for the higher 5-bit accumulator to further boost the correction speed in any digital calibration loops. Simulation results confirm that the proposed accumulator can operate with the step of +/- 2(n), 0 <= n <= 4, in either incrementing and decrementing directions at 1.4GS/s update rate. Power consumption reaches to 960 mu W at 1.8Volts supply voltage. Simulations are performed at all process corners using the standard 0.18 mu m CMOS technology.
引用
收藏
页码:636 / 639
页数:4
相关论文
共 50 条
  • [21] HIGH-SPEED STROBOSCOPE FOR ACCELEROMETER CALIBRATION
    SULZER, PG
    SMITH, ER
    EDELMAN, S
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1954, 25 (08): : 837 - 838
  • [22] HIGH-SPEED ARITHMETIC IN BINARY COMPUTERS
    MACSORLEY, O
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1961, 49 (01): : 67 - &
  • [23] HIGH-SPEED DECIMAL TO BINARY AND BINARY TO DECIMAL CONVERSION
    KINTNER, P
    CONTROL ENGINEERING, 1971, 18 (08) : 61 - &
  • [24] A HIGH-SPEED BINARY-TO-BINARY-DECIMAL TRANSLATOR
    CAMPBELL, CA
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1957, 45 (03): : 400 - 400
  • [25] ON HIGH-SPEED COMPUTING WITH A PROGRAMMABLE LINEAR-ARRAY
    LEE, PZ
    KEDEM, ZM
    JOURNAL OF SUPERCOMPUTING, 1990, 4 (03): : 223 - 249
  • [26] HIGH-SPEED STATIC PROGRAMMABLE LOGIC ARRAY IN LOCMOS
    MAY, P
    SCHIERECK, FC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) : 365 - 369
  • [27] A Programmable Computational Image Sensor for High-Speed Vision
    Yang, Jie
    Shi, Cong
    Long, Xitian
    Wu, Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS, 2013, 8908
  • [28] A HIGH-SPEED DIGITALLY PROGRAMMABLE CCD TRANSVERSAL FILTER
    CHIANG, AM
    BURKE, BE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) : 745 - 753
  • [29] HIGH-SPEED DC AMPLIFIER WITH DIGITALLY PROGRAMMABLE GAIN
    DMITRIEV, NV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1985, 28 (04) : 860 - 862
  • [30] NOVEL PROGRAMMABLE HIGH-SPEED ANALOG TRANSVERSAL FILTER
    GREEN, JB
    KINO, GS
    WALKER, JT
    SHOTT, JD
    ELECTRON DEVICE LETTERS, 1982, 3 (10): : 289 - 291