Programmable Incrementing/Decrementing Binary Accumulator for High-Speed Calibration Loops

被引:0
|
作者
Soltani, Arefeh [1 ]
Abdollahi, Roozbeh [1 ]
Kazeminia, Sarang [2 ]
机构
[1] Urumi Grad Inst, Dept Microelect Engn, Orumiyeh, Iran
[2] Urmia Univ Technol, Dept Elect Engn, Orumiyeh, Iran
关键词
Accumulator; Programmable ACC; Inc/Dec ACC; Step-Controlled Accumulator;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a structure for high-speed incrementing/decrementing accumulator is proposed based on even and odd unit cells. Step of accumulation can be chosen among +/- 2(n) levels where n = 0, 1, 2, 3,... through a control digital word. A 10-bit accumulator is divided into two 5-bit accumulators where each one is realized in carry-ripple adder/subtractor structure. Basic cells are highly improved in number of logic gates and propagation delay and carry-select technique is employed for the higher 5-bit accumulator to further boost the correction speed in any digital calibration loops. Simulation results confirm that the proposed accumulator can operate with the step of +/- 2(n), 0 <= n <= 4, in either incrementing and decrementing directions at 1.4GS/s update rate. Power consumption reaches to 960 mu W at 1.8Volts supply voltage. Simulations are performed at all process corners using the standard 0.18 mu m CMOS technology.
引用
收藏
页码:636 / 639
页数:4
相关论文
共 50 条