Fully Parallel Single and Two-Stage Associative Memories for High Speed Pattern Matching

被引:0
|
作者
Abedin, Md. Anwarul [1 ]
Koide, Tetsushi [2 ]
Mattausch, Hans Juergen [2 ]
机构
[1] Dhaka Univ Engn & Technol, Gazipur, Bangladesh
[2] Hiroshima Univ, Res Inst Nanodevice & Bio Syst, Hiroshima, Japan
关键词
D O I
10.1109/ICECE.2008.4769219
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A hardware realization of single and two-stage fully parallel associative memories for high speed reliable pattern matching is proposed. We have designed, fabricated and tested the single stage associative memory test chip designed in 0.35 mu m two-poly, three-metal CMOS technology which gives very high speed pattern matching performance. But in some applications single stage search or single winner search makes the system less reliable. To increase the reliability of pattern matching system, we have also introduced a cascaded fully parallel associative memory with two-stage winner search. In two-stage pattern matching architecture we have used two different types of associative memories. One is based on the k-nearest-matches search and other one is a special type of associative memory in which winner search is done only among the activated reference patterns. The activation in the second associative memory is done by first associative memory after searching the k-nearest-matches. We have already designed, fabricated and tested the associative memories separately. The complete two-stage pattern matching system is tested here with MATLAB software and hardware realization is currently under the design process.
引用
收藏
页码:291 / +
页数:2
相关论文
共 50 条
  • [1] A high speed single-pole two-stage fully differential amplifier with intrinsic CMFB
    Karrari, Hamid
    Baghtash, Hassan Faraji
    Aghdam, Esmaeil Najafi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (01) : 207 - 216
  • [2] A high speed single-pole two-stage fully differential amplifier with intrinsic CMFB
    Hamid Karrari
    Hassan Faraji Baghtash
    Esmaeil Najafi Aghdam
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 207 - 216
  • [3] Matching calculation for a high speed diesel engine with two-stage turbocharging system
    Yin, Zi-Ming
    Wei, Ming-Shan
    Ma, Chao-Chen
    Journal of Beijing Institute of Technology (English Edition), 2006, 15 (SUPPL.): : 6 - 10
  • [4] A two-stage classification method for vector pattern matching problems
    Chang, F
    Lin, CC
    Lin, WH
    2003 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-5, PROCEEDINGS, 2003, : 3022 - 3027
  • [5] A Two-stage Pattern Matching Method for Speaker Recognition of Partner Robots
    Cao, Jiangtao
    Kubota, Naoyuki
    Liu, Honghai
    2010 IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS (FUZZ-IEEE 2010), 2010,
  • [6] Two-Stage In-Storage Processing and Scheduling for Pattern Matching Applications
    Yoon, Joohyeong
    Lee, Yoonjin
    Jeong, Won Seob
    Ro, Won Woo
    IEEE ACCESS, 2021, 9 : 95702 - 95715
  • [7] Handwritten text retrieval using two-stage pattern matching with handwritten query
    Yamada, K
    FOURTEENTH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION, VOLS 1 AND 2, 1998, : 621 - 625
  • [8] High speed associative memories for feature extraction and visualisation
    Raudys, A
    PATTERN RECOGNITION LETTERS, 2003, 24 (9-10) : 1317 - 1329
  • [9] High-Order Associative Memories for Pattern Recognition
    Ciocoiu, Iulian B.
    NEW ASPECTS OF SYSTEMS, PTS I AND II, 2008, : 509 - +
  • [10] Two-Stage Stochastic Stable Matching
    Faenza, Yuri
    Foussoul, Ayoub
    He, Chengyue
    INTEGER PROGRAMMING AND COMBINATORIAL OPTIMIZATION, IPCO 2024, 2024, 14679 : 154 - 167