Efficient wavelet Architectures using field-programmable logic and residue number system arithmetic

被引:0
|
作者
Ramírez, J [1 ]
Meyer-Baese, U [1 ]
García, A [1 ]
机构
[1] Dept Electron & Tecnol Computadores, E-18071 Granada, Spain
关键词
digital signal processing; programmable wavelet FIR filters; index arithmetic; residue number system; quadratic residue number system; field-programmable logic devices;
D O I
10.1117/12.542196
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Wavelet transforms are becoming increasingly important as an image processing technology. Their efficient implementation using commercially available VLSI technology is a subject of continuous study and development. This paper presents the implementation using modern Altera APEX20K field-programmable logic (FPL) devices of reduced complexity and high performance wavelet architectures by means of the residue number system (RNS). The improvement is achieved by reducing arithmetic operations to modulo operations executed in parallel over small wordy length channels. The systems are based on index arithmetic over Galois fields and the key for attaining low-complexity and high-throughput is an adequate selection of a small word-width modulus set. These systems are programmable in the sense that their coefficients can be reprogrammed in order to make them more suitable for most of the applications. FPL-efficient converters are also developed and the overhead of the input and output conversion is assessed. The design of a reduced complexity epsilon-CRT converter makes the conversion overhead of this kind of systems be not important for their practical implementation. The proposed structures are compared to traditional systems using 2's complement arithmetic. With this and other innovations, the proposed architectures are about 65% faster than the 2's complement designs and require fewer logic elements in most cases.
引用
下载
收藏
页码:222 / 232
页数:11
相关论文
共 50 条
  • [11] Field-programmable logic and applications
    Leong, Philip H. W.
    Koch, Andreas
    Boemo, Eduardo
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (04): : 265 - 266
  • [12] Nano/CMOS architectures using a field-programmable nanowire interconnect
    Snider, Gregory S.
    Williams, R. Stanley
    NANOTECHNOLOGY, 2007, 18 (03)
  • [13] SURVEY OF FIELD-PROGRAMMABLE LOGIC DEVICES
    YORK, TA
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (07) : 371 - 381
  • [14] FIELD-PROGRAMMABLE LOGIC - A NEW MARKET FORCE
    COLE, BC
    ELECTRONICS, 1986, 59 (04): : 25 - 31
  • [15] An efficient arithmetic unit based on residue number system
    Arad, BS
    Sutrave, AK
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 1 - 4
  • [16] Making use of CORDICs and distributed arithmetic to produce a field-programmable fuzzy logic controller in an FPGA
    Lund, T
    Aguirre, M
    Torralba, A
    IECON-2002: PROCEEDINGS OF THE 2002 28TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-4, 2002, : 3205 - 3208
  • [17] LOGIC SYNTHESIS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    HWANG, TT
    OWENS, RM
    IRWIN, MJ
    WANG, KH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) : 1280 - 1287
  • [18] Field-programmable true random number generator
    Murphy, J. P.
    ELECTRONICS LETTERS, 2012, 48 (10) : 565 - U50
  • [19] FIELD-PROGRAMMABLE ARRAYS - POWERFUL ALTERNATIVES TO RANDOM LOGIC
    CAVLAN, N
    DURHAM, SJ
    ELECTRONICS, 1979, 52 (14): : 109 - 114
  • [20] Field-programmable system-on-a-chip
    Ismail, M
    Tan, N
    IEEE CIRCUITS & DEVICES, 2000, 16 (02): : 9 - 10