The Architecture and Placement Algorithm for A Uni-Directional Routing Based 3D FPGA

被引:0
|
作者
Hou, Junsong [1 ]
Yu, Heng [1 ]
Ha, Yajun [1 ]
Liu, Xin [2 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117548, Singapore
[2] ASTAR, Inst Microelectron, Singapore, Singapore
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-Dimensional (3D) FPGA as a promising design trend, achieves significant performance improvement over conventional 2D-based FPGA. The maturity of the uni-directional routing architecture design, which achieves 25% area saving in area-delay-product (ADP) over bi-directional routing architectures, has driven major vendors such as Xilinx and Altera to switch to such architecture in their 2D-based products. However, few studies were contributed to exploring performance-optimal uni-directional 3D routing architectures. In this paper, we propose and evaluate a novel uni-directional 3D routing architecture named UNI-3D. Additionally, in the EDA counterpart, we also propose an improved simulated annealing (SA)-based placement algorithm that caters the unidirectional architecture, to alleviate signal propagation imbalance in the vertical channels resulted from using conventional bi-directional based SA approach. Our simulation results show that our proposed architecture is able to achieve up to 28.44% of delay reduction and 26.21% planar channel width reduction compared with the baseline 2D uni-directional architecture. At the same time, the proposed SA algorithm is able to improve the average vertical channel width up to 16% compared to state-of-the-art works.
引用
收藏
页码:28 / 33
页数:6
相关论文
共 50 条
  • [41] FPGA Implementation of EM Algorithm for 3D CT Reconstruction
    Choi, Young-kyu
    Cong, Jason
    Wu, Di
    2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 157 - 160
  • [42] UIS-LDA: A User Recommendation based on Social Connections and Interests of Users in Uni-Directional Social Networks
    Xu, Ke
    Cai, Yi
    Min, Huaqing
    Zheng, Xushen
    Xie, Haoran
    Wong, Tak-Lam
    2017 IEEE/WIC/ACM INTERNATIONAL CONFERENCE ON WEB INTELLIGENCE (WI 2017), 2017, : 260 - 265
  • [43] A grid-based ant colony algorithm for automatic 3D hose routing
    Thantulage, Gishantha
    Kalganova, Tatiana
    Fernando, W. A. C.
    2006 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-6, 2006, : 48 - +
  • [44] An Adaptive Routing Algorithm Based on Network Partitioning for 3D Network-on-Chip
    Dai, Jindun
    Jiang, Xin
    Watanabe, Takahiro
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (IEEE CITS), 2017, : 229 - 233
  • [45] Branch pipe routing method based on a 3D network and improved genetic algorithm
    Niu, Yaxiao
    Niu, Wentie
    Gao, Weiguo
    CIVIL, ARCHITECTURE AND ENVIRONMENTAL ENGINEERING, VOLS 1 AND 2, 2017, : 1601 - 1606
  • [46] Designing a 3D FPGA: Switch box architecture and thermal issues
    Gayasen, Arnan
    Narayanan, Vijaykrishnan
    Kandemir, Mahmut
    Rahman, Arifur
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (07) : 882 - 893
  • [47] Q-Learning-based Routing Algorithm for 3D Network-on-Chips
    Bolucu, Nurettin
    Tosun, Suleyman
    2021 24TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2021, : 33 - 36
  • [48] A Hexagon-Based Honeycomb Routing Architecture for FPGA
    Shi, Kaichuang
    Zhou, Hao
    Wang, Lingli
    2021 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT), 2021, : 179 - 184
  • [49] Towards a Uniform Template-based Architecture for Accelerating 2D and 3D CNNs on FPGA
    Shen, Junzhong
    Huang, You
    Wang, Zelong
    Qiao, Yuran
    Wen, Mei
    Zhang, Chunyuan
    PROCEEDINGS OF THE 2018 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'18), 2018, : 97 - 106
  • [50] Architecture Exploration of 3D FPGA to minimize internal layer connection
    Amagasaki, Motoki
    Takeuchi, Yuto
    Zhao, Qian
    Iida, Masahiro
    Kuga, Morihiro
    Sueyoshi, Toshinori
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 110 - 115