Application-driven low-power techniques using dynamic voltage scaling

被引:0
|
作者
Kim, Taewhan [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Engn, Seoul, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is generally accepted that dynamic voltage scaling (DVS) is one of the most effective techniques of energy minimization for real-time applications. The effectiveness comes from the fact that the amount of energy consumption is quadractically proportional to the voltage applied to the processor The penalty is the execution delay, which is linearly and inversely proportional to the voltage. According to the granularity of units to which voltage scaling is applied, the DVS problem is divided into two subproblems: inter-task DVS problem, in which the determination of the voltage is carried out on a task-by-task basis and the voltage assigned to the task is unchanged during the whole execution of the task, and intra-task DVS problem, in which the operating voltage of a task is dynamically adjusted according to the execution behavior to reflect the changes of the required number of cycles to finish the task before the deadline. Frequent voltage transitions may cause an adverse effect on energy minimizatuion due to the increase of the overhead of transition time and energy. In this paper, we survey and describe, in a theoretical aspect, state-of-art techniques of dynamic voltage scaling problems, which include: (1) inter-task DVS problem, (2) intra-task DVS problem, (3) integrated inter-task and intra-task DVS-problem, and (4) transition-aware DVS problem.
引用
收藏
页码:199 / 206
页数:8
相关论文
共 50 条
  • [21] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [22] Low-Power Multimedia System Design by Aggressive Voltage Scaling
    Kurdahi, Fadi J.
    Eltawil, Ahmed
    Yi, Kang
    Cheng, Stanley
    Khajeh, Amin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 852 - 856
  • [23] Variations-aware low-power design with voltage scaling
    Azizi, N
    Khellah, MM
    De, V
    Najm, FN
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 529 - 534
  • [24] Heterogeneous Microarchitectures Trump Voltage Scaling for Low-Power Cores
    Lukefahr, Andrew
    Padmanabha, Shruti
    Das, Reetuparna
    Dreslinski, Ronald, Jr.
    Wenisch, Thomas F.
    Mahlke, Scott
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT'14), 2014, : 237 - 249
  • [25] A simple voltage scaling formula for low-power CMOS circuits
    Kang, DG
    Park, YJ
    Min, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 803 - 805
  • [26] Traceability of Low-Power Voltage Transformer for Medium Voltage Application
    Pasini, Gaetano
    Peretto, Lorenzo
    Roccato, Paolo
    Sardi, Angelo
    Tinarelli, Roberto
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2014, 63 (12) : 2804 - 2812
  • [27] Converter-free multiple-voltage scaling techniques for low-power CMOS digital design
    Yeh, YJ
    Kuo, SY
    Jou, JY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (01) : 172 - 176
  • [28] Application of Star-Point Voltage Exploiting Sensorless Techniques to Low-Power PMSMs
    Mandriota, Riccardo
    Palmieri, Marco
    Nienhaus, Matthias
    Cupertino, Francesco
    Grasso, Emanuele
    2020 IEEE 29TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2020, : 1535 - 1540
  • [29] Adaptive application-driven WLAN power management
    Jiao, Yu
    Hurson, Ali R.
    Shirazi, Behrooz
    PERVASIVE AND MOBILE COMPUTING, 2007, 3 (03) : 255 - 275
  • [30] Dynamic voltage scaling techniques for power efficient video decoding
    Lee, B
    Nurvitadhi, E
    Dixit, R
    Yu, CS
    Kim, M
    JOURNAL OF SYSTEMS ARCHITECTURE, 2005, 51 (10-11) : 633 - 652