Compensation of a winner take all circuit

被引:0
|
作者
Kothapalli, G [1 ]
机构
[1] Edith Cowan Univ, Perth, WA 6027, Australia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design and simulation results of CMOS winner-take-all circuit are presented. A 16-cell test circuit has been designed for intended implementation in 0.18 mum CMOS process. This paper describes the architecture and design issues related to a CMOS WTA circuit. Several design issues such as high resolution, high speed, low power consumption, compactness, and high input voltage range have been addressed. The proposed circuit has a compact configuration of complexity O(N) where N denotes input count. It seems to be very suitable, especially for charge-based applications where input vectors are generated by a set of charged capacitances.
引用
收藏
页码:352 / 355
页数:4
相关论文
共 50 条
  • [41] Osimertinib, the winner, but cannot yet take it all
    Yoon, Shinkyo
    Kang, Jihoon
    Lee, Dae Ho
    [J]. ANNALS OF TRANSLATIONAL MEDICINE, 2018, 6 (03)
  • [42] Winner-take-all price competition
    Baye, MR
    Morgan, J
    [J]. ECONOMIC THEORY, 2002, 19 (02) : 271 - 282
  • [43] Winner-take-all price competition
    Michael R. Baye
    John Morgan
    [J]. Economic Theory, 2002, 19 : 271 - 282
  • [44] Winner could take it all in a free market
    [J]. Engineer (London), 1995, 281 (7275):
  • [45] The Temporal Winner-Take-All Readout
    Shamir, Maoz
    [J]. PLOS COMPUTATIONAL BIOLOGY, 2009, 5 (02)
  • [46] Alternatives to the winner-take-all society
    不详
    [J]. FUTURIST, 1996, 30 (03) : 43 - 44
  • [47] High speed and high resolution current winner-take-all circuit in conjunction with adaptive thresholding
    Fish, A
    Milrud, V
    Yadid-Pecht, O
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 852 - 855
  • [48] CMOS CURRENT-MODE WINNER-TAKE-ALL CIRCUIT WITH BOTH EXCITATORY AND INHIBITORY FEEDBACK
    STARZYK, JA
    FANG, X
    [J]. ELECTRONICS LETTERS, 1993, 29 (10) : 908 - 910
  • [49] Improved Winner-Take-All Circuit for Neural Network Based on Frequency-Modulated Signals
    Hikawa, Hiroomi
    [J]. 23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 85 - 88
  • [50] A Compact 140nW/input Winner-Take-All Circuit for Spiking Neural Networks
    Gaurav, R.
    Kadam, Abhishek A.
    Singh, Ajay K.
    Somappa, Laxmeesha
    Baghini, Maryam Shojaei
    Ganguly, Udayan
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,