Comparator-based binary-search ADC architectures for UWB receivers

被引:1
|
作者
Rabuske, Taimur [1 ]
Rabuske, Fabio [2 ]
Fernandes, Jorge [1 ]
Rodrigues, Cesar [2 ]
Brito, Diogo [1 ]
机构
[1] Univ Tecn Lisboa, INESC ID Inst Super Tecn, Lisbon, Portugal
[2] Univ Fed Santa Maria, BR-97119900 Santa Maria, RS, Brazil
关键词
ADC; UWB; Binary search; Comparator-based; SDR;
D O I
10.1007/s10470-013-0195-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, modern wireless communication applications have pushed ADCs power consumption into the range of fJ/conversion step by introducing circuit and architectural level enhancements. In this paper we propose improvements to binary-search topologies and demonstrate them on two ADC designs. The first one, a 4-bit ADC, uses 2 (N) - 1 comparators arranged in N stages, and a set of N time-interleaved track-and-holds is introduced along with a pipelined operation of the comparators, leading to an increase of the ADC throughput rate. The second is a 5-bit ADC in which the number of comparators is reduced to N. The reduction is possible because we employ reconfigurable comparator with multiple thresholds, thus splitting the comparison range. As the implementation of accurate threshold voltages has a critical impact on ADC performance, an effective design methodology based on optimization through genetic algorithms was used for the comparators. Monte Carlo simulations performed on the first ADC show that, sampling at 1.5 GSps, the ADC consumes 4.2 mW, providing 3.67 effective bits, leading to a figure of merit (FOM) of 219 fJ/conversion step. With the reduction in the number of comparators, the second ADC consumes 5 mW providing 4.6 effective bits and a FOM of 138 fJ/conversion step at the same sampling rate.
引用
收藏
页码:471 / 482
页数:12
相关论文
共 31 条
  • [1] Comparator-based binary-search ADC architectures for UWB receivers
    Taimur Rabuske
    Fabio Rabuske
    Jorge Fernandes
    Cesar Rodrigues
    Diogo Brito
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 471 - 482
  • [2] An Asynchronous Binary-Search ADC Architecture With a Reduced Comparator Count
    Lin, Ying-Zu
    Chang, Soon-Jyh
    Liu, Yen-Ting
    Liu, Chun-Cheng
    Huang, Guan-Ying
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 1829 - 1837
  • [3] A Sub-Ranging 2-Step 7-bit Self-Calibrated Comparator-Based Binary-Search ADC
    Rabuske, Fabio
    Rabuske, Taimur
    Fernandes, Jorge
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 97 - 100
  • [4] Comparator-Based Successive Folding ADC
    Chio, U-Fat
    Choi, Hou-Lon
    Chan, Chi-Hang
    Wong, Si-Seng
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 117 - 120
  • [5] Novel Overshoot Cancellation in Comparator-based Pipelined ADC
    Tang, Xian
    Pun, Kong-Pang
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 806 - 809
  • [6] Six-bit, reusable comparator stage-based asynchronous binary-search SAR ADC using smart switching network
    Bekal, Anush
    Mathyarasa, Bharathi
    Goswami, Manish
    Zhao, Zhou
    Srivatsava, Ashok
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 124 - 131
  • [7] A 4-bit 1.5GSps 4.2mW Comparator-Based Binary Search ADC in 90nm
    Rabuske, Taimur
    Rabuske, Fabio
    Fernandes, Jorge
    Rodrigues, Cesar
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 496 - 499
  • [8] A reusable stage based reduced comparator count binary search ADC
    Sajai Vir Dipti
    Rohit Singh
    Prasanna Kumar Joshi
    Manish Misra
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 33 - 43
  • [9] A reusable stage based reduced comparator count binary search ADC
    Dipti
    Singh, Sajai Vir
    Joshi, Rohit
    Misra, Prasanna Kumar
    Goswami, Manish
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 33 - 43
  • [10] Comparator-Based Switched-Capacitor Pipelined ADC with Background Offset Calibration
    Jang, Ji-Eun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 253 - 256