Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors

被引:0
|
作者
Yang, Ji-Woon [1 ]
Park, Chang Seo [2 ]
Smith, Casey E. [2 ]
Adhikari, Hemant [2 ]
Huang, Jeff [2 ]
Heh, Dawei [2 ]
Majhi, Prashant [2 ]
Jammy, Raj [2 ]
机构
[1] Korea Univ, Elect & Informat Engn Dept, Yeonki 339700, Chungnam, South Korea
[2] SEMATECH, Front End Proc Div, Austin, TX 78741 USA
关键词
D O I
10.1143/JJAP.48.04C056
中图分类号
O59 [应用物理学];
学科分类号
摘要
Variability due to Fermi level pinning at polycrystalline silicon gate grain boundary is examined as an additional source of intrinsic parameter fluctuation. Threshold voltage (V-t) variation with metal gate to avoid the variation is found to be mitigated with the measurement of n-channel metal-oxide-semiconductor field-effect transistors (nMOSFETs) with an identical process except gate stack. The statistical variation of intrinsic gate delay and static noise margin of the 6 transistors static random access memory (SRAM) cell is predicted for future technology nodes using Monte Carlo circuit simulation with a process/physics-based compact model. It is found that the variability can be suppressed by similar to 35% with adopting metal gate for 32 nm technology node. (C) 2009 The Japan Society of Applied Physics
引用
收藏
页数:3
相关论文
共 50 条