共 50 条
- [21] Implementation of 128-bit Radix-4 Booth Multiplier 2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
- [23] 128bit block cipher 'CIPHERUNICORN-A' Tsunoo, Yukiyasu, 2000, NEC Creative Ltd., Tokyo, Japan (41):
- [24] Hardware Software Co-simulation of Obfuscated 128-bit AES Algorithm for Image Processing Applications 2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 191 - 194
- [27] VLSI architecture of burst mode acceleration for 128-bit block ciphers 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 344 - 347
- [28] Burst mode: A new acceleration mode for 128-bit block ciphers PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 151 - 154
- [29] Towards Hardware Implementation of INDECT Block Cipher MULTIMEDIA COMMUNICATIONS, SERVICES AND SECURITY, 2012, 287 : 252 - 261
- [30] An FPGA hardware implementation of the Rijndael block cipher IEEE DTIS: 2006 International Conference on Design & Test of Integrated Systems in Nanoscale Technology, Proceedings, 2006, : 351 - 354