Fully Pipelined Hardware Implementation of 128-Bit SEED Block Cipher Algorithm

被引:0
|
作者
Yi, Jaeyoung [1 ]
Park, Karam [1 ]
Park, Joonseok [2 ]
Ro, Won W. [1 ]
机构
[1] Yonsei Univ, Sch Elect & Elect Engn, Seoul 120749, South Korea
[2] Inha Univ, Coll Informat Technol, Seoul, South Korea
关键词
Field Programmable Gate Arrays (FPGA); Block Cipher Algorithm; Cryptography; SEED;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the need for information security increases in our everyday life, the job of encoding/decoding for secure information delivery becomes a critical issue in data network systems. High-speed data encoding for cryptography is required especially when sending a large amount of important data with highspeed transmission. In order to accomplish the procedure more efficiently, previous research focused on implementing existing algorithms using hardware accelerators. In this paper, we discuss and propose the FPGA implementation of the SEED block cipher algorithm, which is a Korean national industrial association standard for secured systems. Our implementation, which is written in Verilog HDL, is synthesized and tested on a Virtex-V XC5LX 110T FPGA device. Our results show that the proposed fully pipelined design achieves high throughput and can support as high as 6.4 Gbps network speed. Compared to a full software implementation on the Intel Core 2 Duo 2.53 GHz processor, our implementation provides 34 times higher performance in terms of encoding/decoding throughput.
引用
收藏
页码:181 / +
页数:3
相关论文
共 50 条
  • [21] Implementation of 128-bit Radix-4 Booth Multiplier
    Rooban, S.
    Nagesh, M.
    Prasanna, M. V. S. L.
    Rayudu, K.
    Sai, G. Dheeraj
    2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
  • [22] 128bit block cipher - CIPHERUNICORN-A
    Tsunoo, Yukiyasu
    NEC Research and Development, 2002, 43 (03): : 183 - 187
  • [23] 128bit block cipher 'CIPHERUNICORN-A'
    Tsunoo, Yukiyasu, 2000, NEC Creative Ltd., Tokyo, Japan (41):
  • [24] Hardware Software Co-simulation of Obfuscated 128-bit AES Algorithm for Image Processing Applications
    Chhabra, Surbhi
    Lata, Kusum
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 191 - 194
  • [25] 128bit block cipher - CIPHERUNICORN-A
    Tsunoo, Y
    NEC RESEARCH & DEVELOPMENT, 2002, 43 (03): : 183 - 187
  • [26] 128bit block cipher "CIPHERUNICORN-A"
    Tsunoo, Y
    NEC RESEARCH & DEVELOPMENT, 2000, 41 (04): : 322 - 326
  • [27] VLSI architecture of burst mode acceleration for 128-bit block ciphers
    Mitsuyama, Y
    Andales, Z
    Onoye, T
    Shirakawa, I
    Arungsrisangchai, I
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 344 - 347
  • [28] Burst mode: A new acceleration mode for 128-bit block ciphers
    Mitsuyama, Y
    Andales, Z
    Onoye, T
    Shirakawa, I
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 151 - 154
  • [29] Towards Hardware Implementation of INDECT Block Cipher
    Niemiec, Marcin
    Dudek, Jakub
    Romanski, Lukasz
    Swiety, Marcin
    MULTIMEDIA COMMUNICATIONS, SERVICES AND SECURITY, 2012, 287 : 252 - 261
  • [30] An FPGA hardware implementation of the Rijndael block cipher
    Dhoha, Chorfi
    Ben Othman, Slim
    Ben Saoud, Slim
    IEEE DTIS: 2006 International Conference on Design & Test of Integrated Systems in Nanoscale Technology, Proceedings, 2006, : 351 - 354