Optimization of high-speed VLSI interconnects: A review

被引:0
|
作者
Zhang, QJ
Wang, F
Nakhla, M
机构
关键词
optimization; high-speed VLSI; interconnects; transmission lines; modeling; simulation;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Today's electronic systems such as computers and digital communication systems, have necessitated a rapid increase in operating frequency. Because of this, VLSI interconnects have become one of the critical issues in an overall system design. Improperly designed interconnects lead to signal integrity degradations such as signal delay, cross talk and ground noise, limiting the overall system performance. In recent years, research into the interconnect optimization problem has been very active, and much important progress has been made. This article presents a review of the current status of this subject area. The formulations of signal-integrity oriented optimization of interconnects at different levels of electronics systems, that is, chip, multichip module (MCM), and printed circuit board (PCB) levels, are reviewed, together with various optimization techniques. Highlights on parallel and multilevel optimization for interconnect networks and the use of macromodeling techniques are also presented. Advanced formulations of interconnect optimizations featuring manufacturability oriented and multidisciplinary design objectives are reviewed. A discussion on the future challenges in the area is included at the end. (C) 1997 John Wiley & Sons, Inc.
引用
收藏
页码:83 / 107
页数:25
相关论文
共 50 条
  • [41] Computer-aided analysis of on-chip interconnects near semiconductor substrate for high-speed VLSI
    Yuan, ZY
    Li, ZF
    Zou, ML
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (09) : 990 - 998
  • [42] High-speed I/O Buffer Modeling for Signal-integrity-based Design of VLSI Interconnects
    Cao, Yi
    Zhang, Qi-Jun
    [J]. PIERS 2009 BEIJING: PROGESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, PROCEEDINGS I AND II, 2009, : 1383 - 1386
  • [43] MULTILEVEL MODELING AND OPTIMIZATION OF HIGH-SPEED BIPOLAR INTEGRATED-CIRCUITS AND VLSI
    BUBENNIKOV, AN
    MITYASHEV, BN
    SADOVNIKOV, AD
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1985, 39-4 (02) : 73 - 77
  • [44] An Efficient Delay Estimation Model for High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 1358 - 1362
  • [45] Efficient simulation of interconnects in high-speed circuits
    Dautbegovic, E
    Condon, M
    [J]. 2003 HIGH FREQUENCY POSTGRADUATE STUDENT COLLOQUIUM, 2003, : 81 - 84
  • [46] Surface finish effects on high-speed interconnects
    Wu, X
    Ramahi, OM
    Brist, GA
    Cullen, DP
    [J]. ADVANCES IN ELECTRONIC PACKAGING 2003, VOL 1, 2003, : 43 - 46
  • [47] Rational ABCD Modeling of high-speed interconnects
    Xu, QW
    Mazumder, P
    [J]. ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 147 - 152
  • [48] CHIP SET SIMPLIFIES HIGH-SPEED INTERCONNECTS
    BURSKY, D
    [J]. ELECTRONIC DESIGN, 1994, 42 (05) : 114 - 117
  • [49] ANALYSIS OF CONDUCTOR LOSSES IN HIGH-SPEED INTERCONNECTS
    VANDEVENTER, TE
    KATEHI, LPB
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1994, 42 (01) : 78 - 83
  • [50] Optical interconnects for high-speed data links
    Ryu, CM
    Koelle, U
    Johnson, SR
    Dowd, P
    Turpin, R
    Kelkar, P
    Zhang, YH
    [J]. OPTOELETRONIC INTEGRATED CIRCUITS AND PACKAGING III, 1999, 3631 : 10 - 17