An FPGA-based, 12-channel TDC and digital signal processing module for the RatCAP scanner

被引:0
|
作者
Junnarkar, Sachin S. [1 ]
Purschke, Martin [1 ]
Pratte, Jean-Francois [1 ]
Park, Sang-June [1 ]
O'Connor, Paul [1 ]
Fontaine, Rejean [1 ]
机构
[1] Brookhaven Natl Lab, Upton, NY 11973 USA
关键词
D O I
暂无
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Front end digital signal processing and VME based DAQ electronics for the RatCAP (Rat Conscious Animal PET) is discussed. All digital approach to front end signal processing for the mobile animal PET scanner is presented. Altera Cyclone family FPGA based realization of the 12 channel TDC (Time to Digital Converter), address serial decoder and VME based DAQ system development is discussed in detail. Routing delays between LABS combined with propagation delay of logic cells were used to generate different clock phases, to achieve sub clock speed resolution. Altera LogicLock(TM) toolsets were used for replicable and tighter placements of the supporting logic to achieve the required timing performance. TDC realized using controlled placements of the logic elements to specific logic cells within a specific LAB (Logic Array Block) has the maximum DNL of 0.7 us. VME based custom designed board with FIFO memory constituted the DAQ electronics. Test results with full 12 blocks, RatCAP front end electronics are presented. TDC realization and characterization is discussed in details. Timing spectrum obtained for 12 blocks, 384 channels of full RatCAP scanner is also presented.
引用
收藏
页码:919 / 923
页数:5
相关论文
共 50 条
  • [31] FPGA-based Radar Signal Processing for Automotive Driver Assistance System
    Saad, Jean
    Baghdadi, Amer
    Bodereau, Frantz
    RSP 2009: TWENTIETH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2009, : 196 - +
  • [32] A Multi-Channel FPGA-Based Time-to-Digital Converter
    Hsu, Ling-Yun
    Huang, Jiun-Lang
    PROCEEDINGS OF THE 2016 IEEE 21ST INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2016,
  • [33] A Range and Scaling Study of an FPGA-based Digital Wireless Channel Emulator
    Buscemi, Scott
    Kritikos, Will
    Sass, Ron
    2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 137 - 144
  • [34] Acquisition and Processing of Chromatic Derivatives using FPGA-based Digital Hardware
    Zhong, Zhaofeng
    Nanthakumar, Pathmapirian
    Field, Gabriel
    Edussooriya, Chamira U. S.
    Ignjatovic, Aleksandar
    Wijenayake, Chamith
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [35] A FPGA-based implementation of data acquisition and processing for digital protective relays
    Feng, T
    Zhang, GQ
    Wang, JH
    Geng, YS
    Zhang, H
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 518 - +
  • [36] An FPGA-based digital control and communication module for space power management and distribution systems
    Ping, Z
    Gao, ZQ
    ACC: PROCEEDINGS OF THE 2005 AMERICAN CONTROL CONFERENCE, VOLS 1-7, 2005, : 4941 - 4946
  • [37] Efficient FPGA-based FIR - architecture and its significance in ultrasonic signal processing
    Tiwari, Kumar Anubhav
    Ostreika, Armantas
    Platuziene, Jurate
    JOURNAL OF VIBROENGINEERING, 2017, 19 (08) : 6423 - 6432
  • [38] A 128-channel Time-to-Digital Converter (TDC) inside a Virtex-5 FPGA on the GANDALF module
    Buechele, M.
    Fischer, H.
    Gorzellik, M.
    Herrmann, F.
    Koenigsmann, K.
    Schill, C.
    Schopferer, S.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [39] FPGA-based Devices for Random Waveform Generation and Stepped Delay Signal Processing
    Lukin, Sergiy
    Zemlyaniy, Oleg
    Lukin, Konstantin
    2015 SIGNAL PROCESSING SYMPOSIUM (SPSYMPO), 2015,
  • [40] High-Level Synthesis for the Design of FPGA-based Signal Processing Systems
    Casseau, Emmanuel
    Le Gal, Bertrand
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2009, : 25 - +