Buffer Design and Assignment for Structured ASIC

被引:0
|
作者
Hsu, Po-Yang [1 ]
Liu, Yi-Y [1 ]
机构
[1] Yuan Ze Univ, Dept Comp Sci & Engn, Chungli 320, Taiwan
关键词
structured ASIC; via patterned gate array; buffer assignment; channel migration; timing optimization;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In modern VLSI design, interconnection delay dominates the circuit delay due to its heavy downstream capacitance. Buffer insertion is a widely used technique for splitting a long wire into several buffered wire segments for circuit performance improvement. In this paper, we investigate buffer insertion issues in structured ASIC design style. We design the layout for two dedicated buffers and extract the technology-dependent parameters for evaluation. Furthermore, we propose post-routing channel migration techniques, which employ intra-channel migration and inter-channel migration, to deal with the sub-channel saturation problem during buffer assignment. Compared to the baseline designs with 4X-buffer at the CLB output, our proposed structured ASIC design and optimization techniques improve the circuit performance by 65.7% and the ratio of wire delay to gate delay from 8.2 to 0.8.
引用
收藏
页码:107 / 124
页数:18
相关论文
共 50 条
  • [1] Buffer Design and Optimization for LUT-based Structured ASIC Design Styles
    Hsu, Po-Yang
    Lee, Shu-Ting
    Chen, Fu-Wei
    Liu, Yi-Yu
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 377 - 380
  • [2] Buffering global interconnects in structured ASIC design
    Zhang, Tianpei
    Sapatnekar, Sachin S.
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 23 - 26
  • [3] Structured ASIC design for space systems applications
    Bansal, Jai
    Orlowsky, Brian
    Rockett, Leonard
    [J]. 2005 IEEE Aerospace Conference, Vols 1-4, 2005, : 2540 - 2545
  • [4] Using Structured ASIC to Improve Design Productivity
    Tsai, Yu-Wen
    Wu, Kun-Chen
    Tung, Hui-Hsiang
    Lin, Rung-Bin
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 137 - +
  • [5] DFM-aware Structured ASIC Design
    Gopalani, Salman
    Garg, Rajesh
    Khatri, Sunil P.
    Cheng, Mosong
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 141 - +
  • [6] Buffering global interconnects in structured ASIC design
    Zhang, Tianpei
    Sapatnekar, Sachin S.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 171 - 182
  • [7] Design of a Single Layer Programmable Structured ASIC Library
    Chau, Thomas C. P.
    Wu, David W. L.
    Ai, Yan-Qing
    Chan, Brian P. W.
    Ho, Sam M. H.
    Lau, Oscar K. L.
    Yuen, Steve C. L.
    Pun, Kong-Pang
    Choy, Oliver C. S.
    Leong, Philip H. W.
    [J]. PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 32 - 35
  • [8] Architecture and Design Flow for a Highly Efficient Structured ASIC
    Ho, Man-Ho
    Ai, Yan-Qing
    Chau, Thomas Chun-Pong
    Yuen, Steve C. L.
    Choy, Chiu-Sing
    Leong, Philip H. W.
    Pun, Kong-Pang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 424 - 433
  • [9] A PTL based Highly Testable Structured ASIC Design Approach
    Gulati, Kanupriya
    Jayakumar, Nikhil
    Khatri, Sunil P.
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 145 - +
  • [10] A structured ASIC design approach using pass transistor logic
    Gulati, Kanupriya
    Jayakumar, Nikhil
    Khatri, Sunil P.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1787 - 1790