Buffer Design and Optimization for LUT-based Structured ASIC Design Styles

被引:0
|
作者
Hsu, Po-Yang [1 ]
Lee, Shu-Ting [1 ]
Chen, Fu-Wei
Liu, Yi-Yu [1 ]
机构
[1] Yuan Ze Univ, Dept Comp Sci & Engn, Chungli 320, Taiwan
关键词
Structured ASIC; Buffer Insertion; Interconnection;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection delay of pre-fabricated design style dominates circuit delay due to the heavily downstream capacitance. Buffer insertion is a widely used technique to split off a long wire into several buffered wire segments for circuit performance improvement. In this paper, we are motivated to investigate the buffer insertion issues in LUT-based structured ASIC design style. We design the layouts of two dedicated buffers and extract the technology dependent parameters for evaluations. After that, we propose a channel migration technique, which employs both intra-channel migration and inter-channel migration, to alleviate the sub-channel saturation problem. The experimental results demonstrate that dedicated buffers are essential for structured ASIC design style.
引用
收藏
页码:377 / 380
页数:4
相关论文
共 50 条
  • [1] LUT-Based Optimization For ASIC Design Flow
    Amaru, Luca
    Possani, Vinicius
    Testa, Eleonora
    Marranghello, Felipe
    Casares, Christopher
    Luo, Jiong
    Vuillod, Patrick
    Mishchenko, Alan
    De Micheli, Giovanni
    [J]. 2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 871 - 876
  • [2] Buffer Design and Assignment for Structured ASIC
    Hsu, Po-Yang
    Liu, Yi-Y
    [J]. JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (01) : 107 - 124
  • [3] Low leakage design of LUT-based FPGAs
    Lodi, A
    Ciccarelli, L
    Loparco, D
    [J]. ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 153 - 156
  • [4] Design of an LUT-based Predistorter for Power Amplifier Linearization
    Zhu, Zhiwen
    Huang, Xingping
    [J]. SPACOMN: 2009 FIRST INTERNATIONAL CONFERENCE ON ADVANCES IN SATELLITE AND SPACE COMMUNICATIONS, 2009, : 113 - 116
  • [5] An Improved Design of a Reversible Fault Tolerant LUT-Based FPGA
    Ul Haque, Mubin
    Sworna, Zarrin Tasnim
    Babu, Hafiz Md. Hasan
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 445 - 450
  • [6] Improving LUT-based Optimization for ASICs
    Neto, Walter Lau
    Amaru, Luca
    Possani, Vinicius
    Vuillod, Patrick
    Luo, Jiong
    Mishchenko, Alan
    Gaillardon, Pierre-Emmanuel
    [J]. PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 421 - 426
  • [7] In-place power optimization for LUT-based FPGAs
    Kumthekar, B
    Benini, L
    Macii, E
    Somenzi, F
    [J]. 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 718 - 721
  • [8] Routability Optimization for Crossbar-Switch Structured ASIC Design
    Tsai, Mei-Hsiang
    Hsu, Po-Yang
    Li, Hung-Yi
    Hung, Yi-Huang
    Liu, Yi-Yu
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (03)
  • [9] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    [J]. 2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [10] An improved algorithm for performance optimal technology mapping with retiming in LUT-based FPGA design
    Cong, J
    Wu, C
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 572 - 578