Design of high-Throughput QC-LDPC Decoder for WiMAX standard

被引:0
|
作者
Heidari, Tahere [1 ]
Jannesari, Abumoslem [1 ]
机构
[1] Tarbiat Modares Univ, Tehran, Iran
关键词
LDPC; decoder; QC_LDPC; High Throughput; Min Sum Algorithm; SHANNON LIMIT PERFORMANCE; DENSITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a high throughput low-density parity-check (LDPC) decoder for 802.16e standard is presented. With simultaneous rows and columns processing, which reduced the number of clock cycles per iteration, the throughput of the decoder is improved. The proposed decoder architecture was designed for 802.16e standard with rate of 1/2 and code length of 2304 with 7-encodings style. It is synthesized on 130 nm CMOS technology by Synopsys Design Compiler. The obtained result in the operating frequency of 100 MHz shows total power consumption of 242mW and the chip area of 6.9 mm(2).
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Design of a High-Throughput QC-LDPC Decoder With TDMP Scheduling
    Zhao, Ming
    Zhang, Xiaolin
    Zhao, Ling
    Lee, Chen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (01) : 56 - 60
  • [2] High-throughput DOCSIS Upstream QC-LDPC Decoder
    Wu, Michael
    Yin, Bei
    Miller, Eric
    Dick, Chris
    Cavallaro, Joseph R.
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 537 - 541
  • [3] A High-Throughput QC-LDPC Decoder for Near Earth Application
    Li, Shixian
    Zhang, Qichen
    Chen, Yun
    Zeng, Xiaoyang
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [4] High-Throughput FPGA-based QC-LDPC Decoder Architecture
    Mhaske, Swapnil
    Kee, Hojin
    Ly, Tai
    Aziz, Ahsan
    Spasojevic, Predrag
    2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
  • [5] High-Throughput QC-LDPC Decoders
    Jiang, Nan
    Peng, Kewu
    Song, Jian
    Pan, Chanyong
    Yang, Zhixing
    IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) : 251 - 259
  • [6] A Flexible Decoder IC for WiMAX QC-LDPC Codes
    Kuo, Tzu-Chieh
    Willson, Alan N., Jr.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 527 - 530
  • [7] An Efficient Memory-Address Remapping Technique for High-Throughput QC-LDPC Decoder
    Yoon, Ji-Hwan
    Park, Jongsun
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (11) : 3457 - 3473
  • [8] An Efficient Memory-Address Remapping Technique for High-Throughput QC-LDPC Decoder
    Ji-Hwan Yoon
    Jongsun Park
    Circuits, Systems, and Signal Processing, 2014, 33 : 3457 - 3473
  • [9] Low Computational-Complexity SOMS-Algorithm and High-Throughput Decoder Architecture for QC-LDPC Codes
    Verma, Anuj
    Shrestha, Rahul
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2023, 72 (01) : 66 - 80
  • [10] HF-LDPC: HLS-friendly QC-LDPC FPGA Decoder with High Throughput and Flexibility
    Zhang, Yifan
    Cao, Qiang
    Wang, Shaohua
    Yao, Jie
    Jiang, Hong
    2023 IEEE 41ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD, 2023, : 566 - 573