Low-Power and Energy-Efficient Full Adders With Approximate Adiabatic Logic for Edge Computing

被引:7
|
作者
Yang, Wu [1 ]
Thapliyal, Himanshu [1 ]
机构
[1] Univ Kentucky, Dept Elect & Comp Engn, VLSI Emerging Design & Nano Things Secur Lab VEDA, Lexington, KY 40506 USA
关键词
Adiabatic logic; Approximate computing; Power saving; Edge Computing;
D O I
10.1109/ISVLSI49217.2020.00064
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The growing demands of data-intensive applications running on IoT edge devices require low-power and energy-efficient circuits. Adiabatic logic recycles the energy and can develop energy-efficient circuits. Further, error-tolerant applications use approximate computing to reduce power consumption and area. Therefore, to investigate the benefits of approximate computing combined with adiabatic logic, we propose two adiabatic logic based approximate adders. The proposed approximate adders use the advantage of dual-rail logic to shrink the overall size and reduce energy consumption. The two proposed designs are True Sum Approximate Adder (TSAA) and True Carry-out Approximate Adder (TCAA). TSAA is approximating the Carryout based on the accurate Sum, and TCAA is approximating the Sum based on the accurate Carryout. We performed simulations using 45nm technology in Cadence Spectre. Comparing with CMOS based accurate mirror adder (AMA) at 100 MHz, a power-saving of 83.26% and energy saving of 66.54% in PFAL based TSAA (PFAL: Positive Feedback Adiabatic Logic) is achieved. Further, we achieved a power saving of 87.22% and an energy saving of 74.43% in PFAL based TCAA compared to CMOS based accurate mirror adder (AMA). It is illustrated that PFAL based TCAA consumes 24.0% less power and energy per cycle compared to PFAL based TSAA.
引用
收藏
页码:312 / 315
页数:4
相关论文
共 50 条
  • [1] Approximate Adiabatic Logic for Low-Power and Secure Edge Computing
    Yang, Wu
    Thapliyal, Himanshu
    IEEE CONSUMER ELECTRONICS MAGAZINE, 2022, 11 (01) : 88 - 93
  • [2] Low-power adiabatic computing with NMOS energy recovery logic
    Kim, C
    Yoo, SM
    Kang, SM
    ELECTRONICS LETTERS, 2000, 36 (16) : 1349 - 1350
  • [3] Low-Power Adiabatic Computing with Improved Quasistatic Energy Recovery Logic
    Upadhyay, Shipra
    Nagaria, R. K.
    Mishra, R. A.
    VLSI DESIGN, 2013, Hindawi Limited, 410 Park Avenue, 15th Floor, 287 pmb, New York, NY 10022, United States (2013)
  • [4] Energy-efficient approximate full adders for error-tolerant applications
    Ahmadi, Farshid
    Semati, Mohammad R.
    Daryanavard, Hassan
    Minaeifar, Atefeh
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [5] A novel low-power adiabatic SRAM with an energy-efficient line driver
    Hu, HP
    Zhang, WQ
    Xia, YH
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2004, : 1151 - 1155
  • [6] Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders
    Aiman Malik
    Md Shahbaz Hussain
    Mohd. Hasan
    Circuits, Systems, and Signal Processing, 2024, 43 : 2982 - 3003
  • [7] Energy-efficient approximate adders for DSP applications
    Tirupathireddy, Anubothula
    Sarada, Musala
    Srinivasulu, Avireni
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 649 - 657
  • [8] Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders
    Malik, Aiman
    Hussain, Md Shahbaz
    Hasan, Mohd.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (05) : 2982 - 3003
  • [9] Energy-efficient approximate adders for DSP applications
    Anubothula Tirupathireddy
    Musala Sarada
    Avireni Srinivasulu
    Analog Integrated Circuits and Signal Processing, 2021, 107 : 649 - 657
  • [10] An Energy-Efficient Three-Independent-Gate FET Cell Library for Low-Power Edge Computing
    Keyser, Michael
    Gauchi, Roman
    Gaillardon, Pierre-Emmanuel
    PROCEEDINGS OF THE 2022 IFIP/IEEE 30TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2022,