Investigation of Chip-to-Chip Interconnections for Memory-Logic Communication on 3D Interposer Technology

被引:0
|
作者
Neve, C. Roda [1 ]
Ryckaert, J. [1 ]
Van der Plas, G. [1 ]
Detalle, M. [1 ]
Beyne, E. [1 ]
Pantano, N. [2 ]
Verhelst, M. [2 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Katholieke Univ Leuven, MICAS ESAT, B-3001 Leuven, Belgium
关键词
silicon interposer; memory-logic communication; high-speed interconnections; test system emulators; Wide-IO;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A test system for memory-logic communications in silicon interposer is introduced as well as a performance analysis methodology including a fitted model based on eye diagram measurements. First results of the test system with 9 and 18 mm-long interconnects and a 5 channel bus of micro-strip lines with 2-2 and 5-5 mu m width and spacing (W-S), targeting Wide-IO communication standard are presented. Measured eye diagrams allow us to compare the performance of the different test systems in combination with a fitted model. All considered systems show operation frequencies higher than 200 MHz for an eye height of at least 35 %. It is demonstrated that the communication system performance is mainly dominated due to weak driver strength (R-S > 250 Omega) and secondly by the interconnection dimensions. Design considerations are proposed from the observed results.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] 3D Memory Chip Stacking by Multi-Layer Self-Assembly Technology
    Fukushima, T.
    Bea, J.
    Murugesan, M.
    Son, H. -Y.
    Sun, M. -S.
    Byun, K. -Y.
    Kim, N. -S.
    Lee, K. -W.
    Koyanagi, M.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [32] Stackable Memory of 3D Chip Integration for Mobile Applications
    Gu, S. Q.
    Marchal, P.
    Facchini, M.
    Wang, F.
    Suh, M.
    Lisk, D.
    Nowak, M.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 813 - +
  • [33] Fine Pitch Micro-bump Interconnections for Advanced 3D Chip Stacking
    Zhang, W.
    Limaye, P.
    La Manna, A.
    Beyne, E.
    Soussan, P.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 523 - 528
  • [34] Thermal resistance measurements of interconnections for a three-dimensional (3D) chip stack
    Matsumoto, Keiji
    Ibaraki, Soichiro
    Sakuma, Katsuyuki
    Yamada, Fumiaki
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 303 - +
  • [35] What is the best signalling technology for memory to logic chip communications?
    Crisp, R
    Chapman, D
    Foss, RC
    Lee, T
    Lee, T
    Luebs, R
    Taguchi, M
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 274 - 275
  • [36] Process Integration of 3D Si Interposer with Double-Sided Active Chip Attachments
    Tzeng, Pei-Jer
    Lau, John H.
    Zhan, Chau-Jie
    Hsin, Yu-Chen
    Chang, Po-chih
    Chang, Yiu-Hsiang
    Chen, Jui-Chin
    Chen, Shang-Chun
    Wu, Chien-Ying
    Lee, Ching-Kuan
    Chang, Hsiang-Hung
    Chien, Chun-Hsien
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Li, Ming
    Cline, Julia
    Saito, Keisuke
    Ji, Mandy
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 86 - 93
  • [37] 3D chip stacking with C4 technology
    Dang, B.
    Wright, S. L.
    Andry, P. S.
    Sprogis, E. J.
    Tsang, C. K.
    Interrante, M. J.
    Webb, B. C.
    Polastre, R. J.
    Horton, R. R.
    Patel, C. S.
    Sharma, A.
    Zheng, J.
    Sakuma, K.
    Knickerbocker, J. U.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 599 - 609
  • [38] Fine Pitch Chip Interconnection Technology for 3D Integration
    Hwang, Jihwan
    Kim, Jongyeon
    Kwon, Woonseong
    Kang, Unbyoung
    Cho, Taeje
    Kang, Sayoon
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1399 - 1403
  • [39] Development of vacuum underfill technology for a 3D chip stack
    Sakuma, Katsuyuki
    Kohara, Sayuri
    Sueoka, Kuniaki
    Orii, Yasumitsu
    Kawakami, Mikio
    Asai, Kazuo
    Hirayama, Yoshikazu
    Knickerbocker, John U.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (03)
  • [40] High frequency electrical circuit model of chip-to-chip vertical via interconnection for 3-D chip stacking package
    Ryu, C
    Chung, DY
    Lee, J
    Lee, K
    Oh, T
    Kim, J
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 151 - 154