On the VLSI Energy Complexity of LDPC Decoder Circuits

被引:8
|
作者
Blake, Christopher G. [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
LDPC codes; circuits; energy; complexity; CAPACITY-ACHIEVING CODES; BISECTION WIDTH; GRAPHS; BOUNDS; CONSUMPTION; ENSEMBLES; CHANNELS;
D O I
10.1109/TIT.2017.2673805
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Sequences of randomly generated bipartite configurations are analyzed; under mild conditions almost surely such configurations have minimum bisection width proportional to the number of vertices. This implies an almost sure Omega (n(2)/d(max)(2)) scaling rule for the energy of directly-implemented low-density parity-check (LDPC) decoder circuits for codes of block length n and maximum node degree dmax. It also implies an Omega (n(3/2)/d(max)) lower bound for serialized LDPC decoders. It is also shown that all (as opposed to almost all) capacity-approaching, directly-implemented non-split-node LDPC decoding circuits, have energy, per iteration, that scales as Omega (X-2 ln(3)X), where X = (1 - R/C)(-1) is the reciprocal gap to capacity, R is code rate, and C is channel capacity.
引用
收藏
页码:2781 / 2795
页数:15
相关论文
共 50 条
  • [21] A Low-complexity LDPC Decoder Architecture for WiMAX Applications
    Wang, Yu-Luen
    Ueng, Yeong-Luh
    Peng, Chian-Lien
    Yang, Chung-Jay
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 294 - 297
  • [22] Energy-Efficient LDPC Layered Decoder
    Zhang, Jianjun
    Wang, Da
    Jin, Ye
    2013 IEEE 4TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2014, : 53 - 56
  • [23] VLSI implementation of QC-LDPC decoder using optimized TDMP algorithm
    Bao, Dan
    Xiang, Bo
    Shen, Rui
    Chen, Yun
    Zeng, Xiaoyang
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2009, 46 (02): : 338 - 344
  • [24] Low cost VLSI design of the LDPC decoder in Advanced Broadcasting System for Satellite
    Su, Jianing
    Lu, Zhenghao
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 755 - 757
  • [25] VLSI implementation of multi-standard LDPC decoder based on SIMD architecture
    Huang, Shuangqu
    Xiang, Bo
    Bao, Dan
    Chen, Yun
    Zeng, Xiaoyang
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2010, 47 (07): : 1313 - 1320
  • [26] A Novel VLSI Architecture of Fixed-complexity Sphere Decoder
    Wu, Bin
    Masera, Guido
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 737 - 744
  • [27] A Low Complexity VLSI Architecture for Reed-Solomon Decoder
    Khalesi, Hasan
    Nabavi, A.
    Bornoosh, B.
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
  • [28] A Novel Linear Interpolation Algorithm with Reduced Complexity LDPC Code Decoder
    Zhang, Xingru
    Li, Jianping
    2013 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND ARTIFICIAL INTELLIGENCE (ICCSAI 2013), 2013, : 202 - 206
  • [29] Scaling Rules for the Energy of Decoder Circuits
    Blake, Christopher G.
    Kschischang, Frank R.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2015, : 1437 - 1441
  • [30] A FPGA design and implementation of low-complexity decoder for LDPC code
    Shi, Shao-Bo
    Qi, Yue
    Wang, Qin
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2013, 40 (11 SUPPL.): : 18 - 22